blob: 73f9d3ac72e7553eefa942d6f3bdb75cc20cd254 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Shengzhou Liu49912402014-11-24 17:11:56 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Camelia Grozad489ebd2023-07-11 15:49:30 +03004 * Copyright 2020-2023 NXP
Shengzhou Liu49912402014-11-24 17:11:56 +08005 */
6
7#include <common.h>
8#include <command.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -06009#include <env.h>
Simon Glass3bbe70c2019-12-28 10:44:54 -070010#include <fdt_support.h>
Shengzhou Liu49912402014-11-24 17:11:56 +080011#include <i2c.h>
Simon Glass2dc9c342020-05-10 11:40:01 -060012#include <image.h>
Simon Glassa7b51302019-11-14 12:57:46 -070013#include <init.h>
Shengzhou Liu49912402014-11-24 17:11:56 +080014#include <netdev.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060015#include <asm/global_data.h>
Shengzhou Liu49912402014-11-24 17:11:56 +080016#include <linux/compiler.h>
17#include <asm/mmu.h>
18#include <asm/processor.h>
19#include <asm/immap_85xx.h>
20#include <asm/fsl_law.h>
21#include <asm/fsl_serdes.h>
Shengzhou Liu49912402014-11-24 17:11:56 +080022#include <asm/fsl_liodn.h>
Camelia Grozad489ebd2023-07-11 15:49:30 +030023#include <clock_legacy.h>
Shengzhou Liu49912402014-11-24 17:11:56 +080024#include <fm_eth.h>
25#include "t102xrdb.h"
York Sunf9a03632016-12-28 08:43:34 -080026#ifdef CONFIG_TARGET_T1024RDB
Shengzhou Liu49912402014-11-24 17:11:56 +080027#include "cpld.h"
York Sun940ee4a2016-12-28 08:43:33 -080028#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu0a197892015-06-17 16:37:01 +080029#include <i2c.h>
30#include <mmc.h>
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +080031#endif
tang yuantian8dc02f32014-12-17 15:42:54 +080032#include "../common/sleep.h"
Shengzhou Liu49912402014-11-24 17:11:56 +080033
34DECLARE_GLOBAL_DATA_PTR;
35
York Sun940ee4a2016-12-28 08:43:33 -080036#ifdef CONFIG_TARGET_T1023RDB
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +080037enum {
Shengzhou Liu0a197892015-06-17 16:37:01 +080038 GPIO1_SD_SEL = 0x00020000, /* GPIO1_14, 0: eMMC, 1:SD/MMC */
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +080039 GPIO1_EMMC_SEL,
Shengzhou Liu0a197892015-06-17 16:37:01 +080040 GPIO3_GET_VERSION, /* GPIO3_4/5, 00:RevB, 01: RevC */
41 GPIO3_BRD_VER_MASK = 0x0c000000,
42 GPIO3_OFFSET = 0x2000,
43 I2C_GET_BANK,
44 I2C_SET_BANK0,
45 I2C_SET_BANK4,
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +080046};
47#endif
48
Camelia Grozad489ebd2023-07-11 15:49:30 +030049#if CONFIG_IS_ENABLED(DM_SERIAL)
50int get_serial_clock(void)
51{
52 return get_bus_freq(0) / 2;
53}
54#endif
55
Shengzhou Liu49912402014-11-24 17:11:56 +080056int checkboard(void)
57{
58 struct cpu_type *cpu = gd->arch.cpu;
59 static const char *freq[3] = {"100.00MHZ", "125.00MHz", "156.25MHZ"};
Tom Rinid5c3bf22022-10-28 20:27:12 -040060 ccsr_gur_t __iomem *gur = (void *)(CFG_SYS_MPC85xx_GUTS_ADDR);
Shengzhou Liuccc57ef2014-12-17 16:51:08 +080061 u32 srds_s1;
62
63 srds_s1 = in_be32(&gur->rcwsr[4]) & FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
64 srds_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
Shengzhou Liu49912402014-11-24 17:11:56 +080065
66 printf("Board: %sRDB, ", cpu->name);
York Sunf9a03632016-12-28 08:43:34 -080067#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +080068 printf("Board rev: 0x%02x CPLD ver: 0x%02x, ",
Shengzhou Liu49912402014-11-24 17:11:56 +080069 CPLD_READ(hw_ver), CPLD_READ(sw_ver));
York Sun940ee4a2016-12-28 08:43:33 -080070#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu0a197892015-06-17 16:37:01 +080071 printf("Rev%c, ", t1023rdb_ctrl(GPIO3_GET_VERSION) + 'B');
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +080072#endif
73 printf("boot from ");
Shengzhou Liu49912402014-11-24 17:11:56 +080074
75#ifdef CONFIG_SDCARD
76 puts("SD/MMC\n");
77#elif CONFIG_SPIFLASH
78 puts("SPI\n");
York Sunf9a03632016-12-28 08:43:34 -080079#elif defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +080080 u8 reg;
81
82 reg = CPLD_READ(flash_csr);
83
84 if (reg & CPLD_BOOT_SEL) {
85 puts("NAND\n");
86 } else {
87 reg = ((reg & CPLD_LBMAP_MASK) >> CPLD_LBMAP_SHIFT);
88 printf("NOR vBank%d\n", reg);
89 }
York Sun940ee4a2016-12-28 08:43:33 -080090#elif defined(CONFIG_TARGET_T1023RDB)
Miquel Raynald0935362019-10-03 19:50:03 +020091#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +080092 puts("NAND\n");
93#else
Shengzhou Liu0a197892015-06-17 16:37:01 +080094 printf("NOR vBank%d\n", t1023rdb_ctrl(I2C_GET_BANK));
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +080095#endif
Shengzhou Liu49912402014-11-24 17:11:56 +080096#endif
97
98 puts("SERDES Reference Clocks:\n");
Shengzhou Liuccc57ef2014-12-17 16:51:08 +080099 if (srds_s1 == 0x95)
100 printf("SD1_CLK1=%s, SD1_CLK2=%s\n", freq[2], freq[0]);
101 else
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800102 printf("SD1_CLK1=%s, SD1_CLK2=%s\n", freq[0], freq[1]);
Shengzhou Liu49912402014-11-24 17:11:56 +0800103
104 return 0;
105}
106
York Sunf9a03632016-12-28 08:43:34 -0800107#ifdef CONFIG_TARGET_T1024RDB
Shengzhou Liuccc57ef2014-12-17 16:51:08 +0800108static void board_mux_lane(void)
109{
Tom Rinid5c3bf22022-10-28 20:27:12 -0400110 ccsr_gur_t __iomem *gur = (void *)(CFG_SYS_MPC85xx_GUTS_ADDR);
Shengzhou Liuccc57ef2014-12-17 16:51:08 +0800111 u32 srds_prtcl_s1;
112 u8 reg = CPLD_READ(misc_ctl_status);
113
114 srds_prtcl_s1 = in_be32(&gur->rcwsr[4]) &
115 FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
116 srds_prtcl_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
117
118 if (srds_prtcl_s1 == 0x95) {
119 /* Route Lane B to PCIE */
120 CPLD_WRITE(misc_ctl_status, reg & ~CPLD_PCIE_SGMII_MUX);
121 } else {
122 /* Route Lane B to SGMII */
123 CPLD_WRITE(misc_ctl_status, reg | CPLD_PCIE_SGMII_MUX);
124 }
125 CPLD_WRITE(boot_override, CPLD_OVERRIDE_MUX_EN);
126}
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800127#endif
Shengzhou Liuccc57ef2014-12-17 16:51:08 +0800128
tang yuantian8dc02f32014-12-17 15:42:54 +0800129int board_early_init_f(void)
130{
131#if defined(CONFIG_DEEP_SLEEP)
132 if (is_warm_boot())
133 fsl_dp_disable_console();
134#endif
135
136 return 0;
137}
138
Shengzhou Liu49912402014-11-24 17:11:56 +0800139int board_early_init_r(void)
140{
Tom Rini6a5dccc2022-11-16 13:10:41 -0500141#ifdef CFG_SYS_FLASH_BASE
142 const unsigned int flashbase = CFG_SYS_FLASH_BASE;
Shengzhou Liu49912402014-11-24 17:11:56 +0800143 int flash_esel = find_tlb_idx((void *)flashbase, 1);
144 /*
145 * Remap Boot flash region to caching-inhibited
146 * so that flash can be erased properly.
147 */
148
149 /* Flush d-cache and invalidate i-cache of any FLASH data */
150 flush_dcache();
151 invalidate_icache();
152 if (flash_esel == -1) {
153 /* very unlikely unless something is messed up */
154 puts("Error: Could not find TLB for FLASH BASE\n");
155 flash_esel = 2; /* give our best effort to continue */
156 } else {
157 /* invalidate existing TLB entry for flash + promjet */
158 disable_tlb(flash_esel);
159 }
160
Tom Rini6a5dccc2022-11-16 13:10:41 -0500161 set_tlb(1, flashbase, CFG_SYS_FLASH_BASE_PHYS,
Shengzhou Liu49912402014-11-24 17:11:56 +0800162 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
163 0, flash_esel, BOOKE_PAGESZ_256M, 1);
164#endif
165
York Sunf9a03632016-12-28 08:43:34 -0800166#ifdef CONFIG_TARGET_T1024RDB
Shengzhou Liuccc57ef2014-12-17 16:51:08 +0800167 board_mux_lane();
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800168#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800169
Camelia Grozab3cf76f2023-07-11 15:49:29 +0300170 pci_init();
171
Shengzhou Liu49912402014-11-24 17:11:56 +0800172 return 0;
173}
174
Shengzhou Liu52c48532017-04-10 16:00:08 +0800175#ifdef CONFIG_TARGET_T1024RDB
176void board_reset(void)
177{
178 CPLD_WRITE(reset_ctl1, CPLD_LBMAP_RESET);
179}
180#endif
181
Shengzhou Liu49912402014-11-24 17:11:56 +0800182int misc_init_r(void)
183{
184 return 0;
185}
186
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900187int ft_board_setup(void *blob, struct bd_info *bd)
Shengzhou Liu49912402014-11-24 17:11:56 +0800188{
189 phys_addr_t base;
190 phys_size_t size;
191
192 ft_cpu_setup(blob, bd);
193
Simon Glassda1a1342017-08-03 12:22:15 -0600194 base = env_get_bootm_low();
195 size = env_get_bootm_size();
Shengzhou Liu49912402014-11-24 17:11:56 +0800196
197 fdt_fixup_memory(blob, (u64)base, (u64)size);
198
199#ifdef CONFIG_PCI
200 pci_of_setup(blob, bd);
201#endif
202
203 fdt_fixup_liodn(blob);
Sriram Dash9fd465c2016-09-16 17:12:15 +0530204 fsl_fdt_fixup_dr_usb(blob, bd);
Shengzhou Liu49912402014-11-24 17:11:56 +0800205
206#ifdef CONFIG_SYS_DPAA_FMAN
Madalin Bucur70848512020-04-30 15:59:58 +0300207#ifndef CONFIG_DM_ETH
Shengzhou Liu49912402014-11-24 17:11:56 +0800208 fdt_fixup_fman_ethernet(blob);
Madalin Bucur70848512020-04-30 15:59:58 +0300209#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800210 fdt_fixup_board_enet(blob);
211#endif
212
York Sun940ee4a2016-12-28 08:43:33 -0800213#ifdef CONFIG_TARGET_T1023RDB
Shengzhou Liu0a197892015-06-17 16:37:01 +0800214 if (t1023rdb_ctrl(GPIO3_GET_VERSION) > 0)
215 fdt_enable_nor(blob);
216#endif
217
Shengzhou Liu49912402014-11-24 17:11:56 +0800218 return 0;
219}
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800220
York Sun940ee4a2016-12-28 08:43:33 -0800221#ifdef CONFIG_TARGET_T1023RDB
Shengzhou Liu0a197892015-06-17 16:37:01 +0800222/* Enable NOR flash for RevC */
223static void fdt_enable_nor(void *blob)
224{
225 int nodeoff = fdt_node_offset_by_compatible(blob, 0, "cfi-flash");
226
227 if (nodeoff >= 0)
228 fdt_status_okay(blob, nodeoff);
229 else
230 printf("WARNING unable to set status for NOR\n");
231}
232
233int board_mmc_getcd(struct mmc *mmc)
234{
Tom Rinid5c3bf22022-10-28 20:27:12 -0400235 ccsr_gpio_t __iomem *pgpio = (void *)(CFG_SYS_MPC85xx_GPIO_ADDR);
Shengzhou Liu0a197892015-06-17 16:37:01 +0800236 u32 val = in_be32(&pgpio->gpdat);
237
238 /* GPIO1_14, 0: eMMC, 1: SD/MMC */
239 val &= GPIO1_SD_SEL;
240
241 return val ? -1 : 1;
242}
243
244int board_mmc_getwp(struct mmc *mmc)
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800245{
Tom Rinid5c3bf22022-10-28 20:27:12 -0400246 ccsr_gpio_t __iomem *pgpio = (void *)(CFG_SYS_MPC85xx_GPIO_ADDR);
Shengzhou Liu0a197892015-06-17 16:37:01 +0800247 u32 val = in_be32(&pgpio->gpdat);
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800248
Shengzhou Liu0a197892015-06-17 16:37:01 +0800249 val &= GPIO1_SD_SEL;
250
251 return val ? -1 : 0;
252}
253
254static u32 t1023rdb_ctrl(u32 ctrl_type)
255{
Tom Rinid5c3bf22022-10-28 20:27:12 -0400256 ccsr_gpio_t __iomem *pgpio = (void *)(CFG_SYS_MPC85xx_GPIO_ADDR);
257 ccsr_gur_t __iomem *gur = (void *)(CFG_SYS_MPC85xx_GUTS_ADDR);
Biwen Li6b63c542020-05-01 20:04:11 +0800258 u32 val;
Shengzhou Liu0a197892015-06-17 16:37:01 +0800259 u8 tmp;
Biwen Li6b63c542020-05-01 20:04:11 +0800260 int bus_num = I2C_PCA6408_BUS_NUM;
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800261
Igor Opaniukf7c91762021-02-09 13:52:45 +0200262#if CONFIG_IS_ENABLED(DM_I2C)
Biwen Li6b63c542020-05-01 20:04:11 +0800263 struct udevice *dev;
264 int ret;
265
266 ret = i2c_get_chip_for_busnum(bus_num, I2C_PCA6408_ADDR,
267 1, &dev);
268 if (ret) {
269 printf("%s: Cannot find udev for a bus %d\n", __func__,
270 bus_num);
271 return ret;
272 }
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800273 switch (ctrl_type) {
274 case GPIO1_SD_SEL:
Shengzhou Liu0a197892015-06-17 16:37:01 +0800275 val = in_be32(&pgpio->gpdat);
276 val |= GPIO1_SD_SEL;
277 out_be32(&pgpio->gpdat, val);
278 setbits_be32(&pgpio->gpdir, GPIO1_SD_SEL);
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800279 break;
280 case GPIO1_EMMC_SEL:
Shengzhou Liu0a197892015-06-17 16:37:01 +0800281 val = in_be32(&pgpio->gpdat);
282 val &= ~GPIO1_SD_SEL;
283 out_be32(&pgpio->gpdat, val);
284 setbits_be32(&pgpio->gpdir, GPIO1_SD_SEL);
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800285 break;
Shengzhou Liu0a197892015-06-17 16:37:01 +0800286 case GPIO3_GET_VERSION:
Tom Rinid5c3bf22022-10-28 20:27:12 -0400287 pgpio = (ccsr_gpio_t *)(CFG_SYS_MPC85xx_GPIO_ADDR
Shengzhou Liu0a197892015-06-17 16:37:01 +0800288 + GPIO3_OFFSET);
289 val = in_be32(&pgpio->gpdat);
290 val = ((val & GPIO3_BRD_VER_MASK) >> 26) & 0x3;
291 if (val == 0x3) /* GPIO3_4/5 not used on RevB */
292 val = 0;
293 return val;
294 case I2C_GET_BANK:
Biwen Li6b63c542020-05-01 20:04:11 +0800295 dm_i2c_read(dev, 0, &tmp, 1);
296 tmp &= 0x7;
297 tmp = ((tmp & 1) << 2) | (tmp & 2) | ((tmp & 4) >> 2);
298 return tmp;
299 case I2C_SET_BANK0:
300 tmp = 0x0;
301 dm_i2c_write(dev, 1, &tmp, 1);
302 tmp = 0xf8;
303 dm_i2c_write(dev, 3, &tmp, 1);
304 /* asserting HRESET_REQ */
305 out_be32(&gur->rstcr, 0x2);
306 break;
307 case I2C_SET_BANK4:
308 tmp = 0x1;
309 dm_i2c_write(dev, 1, &tmp, 1);
310 tmp = 0xf8;
311 dm_i2c_write(dev, 3, &tmp, 1);
312 out_be32(&gur->rstcr, 0x2);
313 break;
314 default:
315 break;
316 }
317#else
318 u32 orig_bus;
319
320 orig_bus = i2c_get_bus_num();
321
322 switch (ctrl_type) {
323 case GPIO1_SD_SEL:
324 val = in_be32(&pgpio->gpdat);
325 val |= GPIO1_SD_SEL;
326 out_be32(&pgpio->gpdat, val);
327 setbits_be32(&pgpio->gpdir, GPIO1_SD_SEL);
328 break;
329 case GPIO1_EMMC_SEL:
330 val = in_be32(&pgpio->gpdat);
331 val &= ~GPIO1_SD_SEL;
332 out_be32(&pgpio->gpdat, val);
333 setbits_be32(&pgpio->gpdir, GPIO1_SD_SEL);
334 break;
335 case GPIO3_GET_VERSION:
Tom Rinid5c3bf22022-10-28 20:27:12 -0400336 pgpio = (ccsr_gpio_t *)(CFG_SYS_MPC85xx_GPIO_ADDR
Biwen Li6b63c542020-05-01 20:04:11 +0800337 + GPIO3_OFFSET);
338 val = in_be32(&pgpio->gpdat);
339 val = ((val & GPIO3_BRD_VER_MASK) >> 26) & 0x3;
340 if (val == 0x3) /* GPIO3_4/5 not used on RevB */
341 val = 0;
342 return val;
343 case I2C_GET_BANK:
344 i2c_set_bus_num(bus_num);
Shengzhou Liu0a197892015-06-17 16:37:01 +0800345 i2c_read(I2C_PCA6408_ADDR, 0, 1, &tmp, 1);
346 tmp &= 0x7;
347 tmp = ((tmp & 1) << 2) | (tmp & 2) | ((tmp & 4) >> 2);
348 i2c_set_bus_num(orig_bus);
349 return tmp;
350 case I2C_SET_BANK0:
Biwen Li6b63c542020-05-01 20:04:11 +0800351 i2c_set_bus_num(bus_num);
Shengzhou Liu0a197892015-06-17 16:37:01 +0800352 tmp = 0x0;
353 i2c_write(I2C_PCA6408_ADDR, 1, 1, &tmp, 1);
354 tmp = 0xf8;
355 i2c_write(I2C_PCA6408_ADDR, 3, 1, &tmp, 1);
356 /* asserting HRESET_REQ */
357 out_be32(&gur->rstcr, 0x2);
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800358 break;
Shengzhou Liu0a197892015-06-17 16:37:01 +0800359 case I2C_SET_BANK4:
Biwen Li6b63c542020-05-01 20:04:11 +0800360 i2c_set_bus_num(bus_num);
Shengzhou Liu0a197892015-06-17 16:37:01 +0800361 tmp = 0x1;
362 i2c_write(I2C_PCA6408_ADDR, 1, 1, &tmp, 1);
363 tmp = 0xf8;
364 i2c_write(I2C_PCA6408_ADDR, 3, 1, &tmp, 1);
365 out_be32(&gur->rstcr, 0x2);
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800366 break;
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800367 default:
368 break;
369 }
Biwen Li6b63c542020-05-01 20:04:11 +0800370#endif
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800371 return 0;
372}
373
Simon Glassed38aef2020-05-10 11:40:03 -0600374static int switch_cmd(struct cmd_tbl *cmdtp, int flag, int argc,
375 char *const argv[])
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800376{
377 if (argc < 2)
378 return CMD_RET_USAGE;
Shengzhou Liu0a197892015-06-17 16:37:01 +0800379 if (!strcmp(argv[1], "bank0"))
380 t1023rdb_ctrl(I2C_SET_BANK0);
381 else if (!strcmp(argv[1], "bank4") || !strcmp(argv[1], "altbank"))
382 t1023rdb_ctrl(I2C_SET_BANK4);
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800383 else if (!strcmp(argv[1], "sd"))
Shengzhou Liu0a197892015-06-17 16:37:01 +0800384 t1023rdb_ctrl(GPIO1_SD_SEL);
385 else if (!strcmp(argv[1], "emmc"))
386 t1023rdb_ctrl(GPIO1_EMMC_SEL);
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800387 else
388 return CMD_RET_USAGE;
389 return 0;
390}
391
392U_BOOT_CMD(
Shengzhou Liu0a197892015-06-17 16:37:01 +0800393 switch, 2, 0, switch_cmd,
394 "for bank0/bank4/sd/emmc switch control in runtime",
395 "command (e.g. switch bank4)"
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800396);
397#endif