blob: 2a32fe37aa925d7219780a86ede6c58645ef7f6f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liuf13321d2014-03-05 15:04:48 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Shengzhou Liuf13321d2014-03-05 15:04:48 +08005 */
6
7/*
8 * T2080 RDB/PCIe board configuration file
9 */
10
11#ifndef __T2080RDB_H
12#define __T2080RDB_H
13
Simon Glassfb64e362020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liuf13321d2014-03-05 15:04:48 +080016#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080017
18/* High Level Configuration Options */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080019
Tom Rini0a2bac72022-11-16 13:10:29 -050020#define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liuf13321d2014-03-05 15:04:48 +080021
22#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080023#define RESET_VECTOR_OFFSET 0x27FFC
24#define BOOT_PAGE_OFFSET 0x27000
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080025
Miquel Raynald0935362019-10-03 19:50:03 +020026#ifdef CONFIG_MTD_RAW_NAND
Tom Rinib4213492022-11-12 17:36:51 -050027#define CFG_SYS_NAND_U_BOOT_SIZE (768 << 10)
28#define CFG_SYS_NAND_U_BOOT_DST 0x00200000
29#define CFG_SYS_NAND_U_BOOT_START 0x00200000
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080030#endif
31
32#ifdef CONFIG_SPIFLASH
33#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Tom Rini6a5dccc2022-11-16 13:10:41 -050034#define CFG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
35#define CFG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
36#define CFG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
37#define CFG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080038#endif
39
40#ifdef CONFIG_SDCARD
41#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Tom Rini6a5dccc2022-11-16 13:10:41 -050042#define CFG_SYS_MMC_U_BOOT_SIZE (768 << 10)
43#define CFG_SYS_MMC_U_BOOT_DST (0x00200000)
44#define CFG_SYS_MMC_U_BOOT_START (0x00200000)
45#define CFG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080046#endif
47
48#endif /* CONFIG_RAMBOOT_PBL */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080049
Shengzhou Liuf13321d2014-03-05 15:04:48 +080050#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
51/* Set 1M boot space */
Tom Rini40eb5562022-11-16 13:10:40 -050052#define CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
53#define CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
54 (0x300000000ull | CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Shengzhou Liuf13321d2014-03-05 15:04:48 +080055#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liuf13321d2014-03-05 15:04:48 +080056#endif
57
Shengzhou Liuf13321d2014-03-05 15:04:48 +080058#ifndef CONFIG_RESET_VECTOR_ADDRESS
59#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
60#endif
61
62/*
63 * These can be toggled for performance analysis, otherwise use default.
64 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080065#ifdef CONFIG_DDR_ECC
Shengzhou Liuf13321d2014-03-05 15:04:48 +080066#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
67#endif
68
Shengzhou Liuf13321d2014-03-05 15:04:48 +080069/*
70 * Config the L3 Cache as L3 SRAM
71 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050072#define CFG_SYS_INIT_L3_ADDR 0xFFFC0000
Tom Rini5cd7ece2019-11-18 20:02:10 -050073#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liuf13321d2014-03-05 15:04:48 +080074
Tom Rini6a5dccc2022-11-16 13:10:41 -050075#define CFG_SYS_DCSRBAR 0xf0000000
76#define CFG_SYS_DCSRBAR_PHYS 0xf00000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +080077
Shengzhou Liuf13321d2014-03-05 15:04:48 +080078/*
79 * DDR Setup
80 */
81#define CONFIG_VERY_BIG_RAM
Tom Rini6a5dccc2022-11-16 13:10:41 -050082#define CFG_SYS_DDR_SDRAM_BASE 0x00000000
83#define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE
Tom Rinibb4dd962022-11-16 13:10:37 -050084#define CFG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080085#define SPD_EEPROM_ADDRESS1 0x51
86#define SPD_EEPROM_ADDRESS2 0x52
87#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
88#define CTRL_INTLV_PREFERED cacheline
89
90/*
91 * IFC Definitions
92 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050093#define CFG_SYS_FLASH_BASE 0xe8000000
94#define CFG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CFG_SYS_FLASH_BASE)
95#define CFG_SYS_NOR0_CSPR_EXT (0xf)
96#define CFG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +080097 CSPR_PORT_SIZE_16 | \
98 CSPR_MSEL_NOR | \
99 CSPR_V)
Tom Rini7b577ba2022-11-16 13:10:25 -0500100#define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800101
102/* NOR Flash Timing Params */
Tom Rini7b577ba2022-11-16 13:10:25 -0500103#define CFG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800104
Tom Rini7b577ba2022-11-16 13:10:25 -0500105#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800106 FTIM0_NOR_TEADC(0x5) | \
107 FTIM0_NOR_TEAHC(0x5))
Tom Rini7b577ba2022-11-16 13:10:25 -0500108#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800109 FTIM1_NOR_TRAD_NOR(0x1A) |\
110 FTIM1_NOR_TSEQRAD_NOR(0x13))
Tom Rini7b577ba2022-11-16 13:10:25 -0500111#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800112 FTIM2_NOR_TCH(0x4) | \
113 FTIM2_NOR_TWPH(0x0E) | \
114 FTIM2_NOR_TWP(0x1c))
Tom Rini7b577ba2022-11-16 13:10:25 -0500115#define CFG_SYS_NOR_FTIM3 0x0
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800116
Tom Rini6a5dccc2022-11-16 13:10:41 -0500117#define CFG_SYS_FLASH_BANKS_LIST {CFG_SYS_FLASH_BASE_PHYS }
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800118
119/* CPLD on IFC */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500120#define CFG_SYS_CPLD_BASE 0xffdf0000
121#define CFG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CFG_SYS_CPLD_BASE)
122#define CFG_SYS_CSPR2_EXT (0xf)
123#define CFG_SYS_CSPR2 (CSPR_PHYS_ADDR(CFG_SYS_CPLD_BASE) \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800124 | CSPR_PORT_SIZE_8 \
125 | CSPR_MSEL_GPCM \
126 | CSPR_V)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500127#define CFG_SYS_AMASK2 IFC_AMASK(64*1024)
128#define CFG_SYS_CSOR2 0x0
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800129
130/* CPLD Timing parameters for IFC CS2 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500131#define CFG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800132 FTIM0_GPCM_TEADC(0x0e) | \
133 FTIM0_GPCM_TEAHC(0x0e))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500134#define CFG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800135 FTIM1_GPCM_TRAD(0x1f))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500136#define CFG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800137 FTIM2_GPCM_TCH(0x8) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800138 FTIM2_GPCM_TWP(0x1f))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500139#define CFG_SYS_CS2_FTIM3 0x0
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800140
141/* NAND Flash on IFC */
Tom Rinib4213492022-11-12 17:36:51 -0500142#define CFG_SYS_NAND_BASE 0xff800000
143#define CFG_SYS_NAND_BASE_PHYS (0xf00000000ull | CFG_SYS_NAND_BASE)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800144
Tom Rinib4213492022-11-12 17:36:51 -0500145#define CFG_SYS_NAND_CSPR_EXT (0xf)
146#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800147 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
148 | CSPR_MSEL_NAND /* MSEL = NAND */ \
149 | CSPR_V)
Tom Rinib4213492022-11-12 17:36:51 -0500150#define CFG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800151
Tom Rinib4213492022-11-12 17:36:51 -0500152#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800153 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
154 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
155 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
156 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
157 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
158 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
159
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800160/* ONFI NAND Flash mode0 Timing Params */
Tom Rinib4213492022-11-12 17:36:51 -0500161#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800162 FTIM0_NAND_TWP(0x18) | \
163 FTIM0_NAND_TWCHT(0x07) | \
164 FTIM0_NAND_TWH(0x0a))
Tom Rinib4213492022-11-12 17:36:51 -0500165#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800166 FTIM1_NAND_TWBE(0x39) | \
167 FTIM1_NAND_TRR(0x0e) | \
168 FTIM1_NAND_TRP(0x18))
Tom Rinib4213492022-11-12 17:36:51 -0500169#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800170 FTIM2_NAND_TREH(0x0a) | \
171 FTIM2_NAND_TWHRE(0x1e))
Tom Rinib4213492022-11-12 17:36:51 -0500172#define CFG_SYS_NAND_FTIM3 0x0
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800173
Tom Rinib4213492022-11-12 17:36:51 -0500174#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800175
Miquel Raynald0935362019-10-03 19:50:03 +0200176#if defined(CONFIG_MTD_RAW_NAND)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500177#define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
178#define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR
179#define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK
180#define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR
181#define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
182#define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
183#define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
184#define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
185#define CFG_SYS_CSPR1_EXT CFG_SYS_NOR0_CSPR_EXT
186#define CFG_SYS_CSPR1 CFG_SYS_NOR0_CSPR
187#define CFG_SYS_AMASK1 CFG_SYS_NOR_AMASK
188#define CFG_SYS_CSOR1 CFG_SYS_NOR_CSOR
189#define CFG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
190#define CFG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
191#define CFG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
192#define CFG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800193#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500194#define CFG_SYS_CSPR0_EXT CFG_SYS_NOR0_CSPR_EXT
195#define CFG_SYS_CSPR0 CFG_SYS_NOR0_CSPR
196#define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK
197#define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR
198#define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
199#define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
200#define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
201#define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
202#define CFG_SYS_CSPR1_EXT CFG_SYS_NAND_CSPR_EXT
203#define CFG_SYS_CSPR1 CFG_SYS_NAND_CSPR
204#define CFG_SYS_AMASK1 CFG_SYS_NAND_AMASK
205#define CFG_SYS_CSOR1 CFG_SYS_NAND_CSOR
206#define CFG_SYS_CS1_FTIM0 CFG_SYS_NAND_FTIM0
207#define CFG_SYS_CS1_FTIM1 CFG_SYS_NAND_FTIM1
208#define CFG_SYS_CS1_FTIM2 CFG_SYS_NAND_FTIM2
209#define CFG_SYS_CS1_FTIM3 CFG_SYS_NAND_FTIM3
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800210#endif
211
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800212/* define to use L1 as initial stack */
213#define CONFIG_L1_INIT_RAM
Tom Rini6a5dccc2022-11-16 13:10:41 -0500214#define CFG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
215#define CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
216#define CFG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800217/* The assembler doesn't like typecast */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500218#define CFG_SYS_INIT_RAM_ADDR_PHYS \
219 ((CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
220 CFG_SYS_INIT_RAM_ADDR_PHYS_LOW)
221#define CFG_SYS_INIT_RAM_SIZE 0x00004000
222#define CFG_SYS_INIT_SP_OFFSET (CFG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800223
224/*
225 * Serial Port
226 */
Tom Rinidf6a2152022-11-16 13:10:28 -0500227#define CFG_SYS_NS16550_CLK (get_bus_freq(0)/2)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500228#define CFG_SYS_BAUDRATE_TABLE \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800229 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
Tom Rini6a5dccc2022-11-16 13:10:41 -0500230#define CFG_SYS_NS16550_COM1 (CFG_SYS_CCSRBAR+0x11C500)
231#define CFG_SYS_NS16550_COM2 (CFG_SYS_CCSRBAR+0x11C600)
232#define CFG_SYS_NS16550_COM3 (CFG_SYS_CCSRBAR+0x11D500)
233#define CFG_SYS_NS16550_COM4 (CFG_SYS_CCSRBAR+0x11D600)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800234
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800235/*
236 * I2C
237 */
Biwen Li07b3dcf2020-05-01 20:04:19 +0800238
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800239#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
240#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
241#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
242#define I2C_MUX_CH_DEFAULT 0x8
243
Ying Zhang3861e822015-03-10 14:21:36 +0800244#define I2C_MUX_CH_VOL_MONITOR 0xa
245
Ying Zhang3861e822015-03-10 14:21:36 +0800246/* The lowest and highest voltage allowed for T208xRDB */
247#define VDD_MV_MIN 819
248#define VDD_MV_MAX 1212
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800249
250/*
251 * RapidIO
252 */
Tom Rini40eb5562022-11-16 13:10:40 -0500253#define CFG_SYS_SRIO1_MEM_VIRT 0xa0000000
254#define CFG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
255#define CFG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
256#define CFG_SYS_SRIO2_MEM_VIRT 0xb0000000
257#define CFG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
258#define CFG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800259/*
260 * for slave u-boot IMAGE instored in master memory space,
261 * PHYS must be aligned based on the SIZE
262 */
Tom Rini40eb5562022-11-16 13:10:40 -0500263#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
264#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
265#define CFG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
266#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800267/*
268 * for slave UCODE and ENV instored in master memory space,
269 * PHYS must be aligned based on the SIZE
270 */
Tom Rini40eb5562022-11-16 13:10:40 -0500271#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
272#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
273#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800274
275/* slave core release by master*/
Tom Rini40eb5562022-11-16 13:10:40 -0500276#define CFG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
277#define CFG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800278
279/*
280 * SRIO_PCIE_BOOT - SLAVE
281 */
282#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Tom Rini40eb5562022-11-16 13:10:40 -0500283#define CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
284#define CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
285 (0x300000000ull | CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800286#endif
287
288/*
289 * eSPI - Enhanced SPI
290 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800291
292/*
293 * General PCI
294 * Memory space is mapped 1-1, but I/O space must start from 0.
295 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800296/* controller 1, direct to uli, tgtid 3, Base address 20000 */
Tom Rini56af6592022-11-16 13:10:33 -0500297#define CFG_SYS_PCIE1_MEM_VIRT 0x80000000
298#define CFG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
299#define CFG_SYS_PCIE1_IO_VIRT 0xf8000000
300#define CFG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800301
302/* controller 2, Slot 2, tgtid 2, Base address 201000 */
Tom Rini56af6592022-11-16 13:10:33 -0500303#define CFG_SYS_PCIE2_MEM_VIRT 0xa0000000
304#define CFG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
305#define CFG_SYS_PCIE2_IO_VIRT 0xf8010000
306#define CFG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800307
308/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Tom Rini56af6592022-11-16 13:10:33 -0500309#define CFG_SYS_PCIE3_MEM_VIRT 0xb0000000
310#define CFG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800311
312/* controller 4, Base address 203000 */
Tom Rini56af6592022-11-16 13:10:33 -0500313#define CFG_SYS_PCIE4_MEM_VIRT 0xc0000000
314#define CFG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800315
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800316/* Qman/Bman */
317#ifndef CONFIG_NOBQFMAN
Tom Rini6a5dccc2022-11-16 13:10:41 -0500318#define CFG_SYS_BMAN_NUM_PORTALS 18
319#define CFG_SYS_BMAN_MEM_BASE 0xf4000000
320#define CFG_SYS_BMAN_MEM_PHYS 0xff4000000ull
321#define CFG_SYS_BMAN_MEM_SIZE 0x02000000
322#define CFG_SYS_BMAN_SP_CENA_SIZE 0x4000
323#define CFG_SYS_BMAN_SP_CINH_SIZE 0x1000
324#define CFG_SYS_BMAN_CENA_BASE CFG_SYS_BMAN_MEM_BASE
325#define CFG_SYS_BMAN_CENA_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
326#define CFG_SYS_BMAN_CINH_BASE (CFG_SYS_BMAN_MEM_BASE + \
327 CFG_SYS_BMAN_CENA_SIZE)
328#define CFG_SYS_BMAN_CINH_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
329#define CFG_SYS_BMAN_SWP_ISDR_REG 0xE08
330#define CFG_SYS_QMAN_NUM_PORTALS 18
331#define CFG_SYS_QMAN_MEM_BASE 0xf6000000
332#define CFG_SYS_QMAN_MEM_PHYS 0xff6000000ull
333#define CFG_SYS_QMAN_MEM_SIZE 0x02000000
334#define CFG_SYS_QMAN_SP_CINH_SIZE 0x1000
335#define CFG_SYS_QMAN_CENA_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
336#define CFG_SYS_QMAN_CINH_BASE (CFG_SYS_QMAN_MEM_BASE + \
337 CFG_SYS_QMAN_CENA_SIZE)
338#define CFG_SYS_QMAN_CINH_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
339#define CFG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800340#endif /* CONFIG_NOBQFMAN */
341
342#ifdef CONFIG_SYS_DPAA_FMAN
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800343#define RGMII_PHY1_ADDR 0x01 /* RealTek RTL8211E */
344#define RGMII_PHY2_ADDR 0x02
345#define CORTINA_PHY_ADDR1 0x0c /* Cortina CS4315 */
346#define CORTINA_PHY_ADDR2 0x0d
Camelia Grozaec69c692021-06-16 17:47:31 +0530347/* Aquantia AQ1202 10G Base-T used by board revisions up to C */
348#define FM1_10GEC3_PHY_ADDR 0x00
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800349#define FM1_10GEC4_PHY_ADDR 0x01
Camelia Grozaec69c692021-06-16 17:47:31 +0530350/* Aquantia AQR113C 10G Base-T used by board revisions D and up */
351#define AQR113C_PHY_ADDR1 0x00
352#define AQR113C_PHY_ADDR2 0x08
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800353#endif
354
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800355/*
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800356 * USB
357 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800358
359/*
360 * SDHC
361 */
362#ifdef CONFIG_MMC
Tom Rini376b88a2022-10-28 20:27:13 -0400363#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800364#endif
365
366/*
Shengzhou Liu7410e2b2014-04-02 14:28:35 +0800367 * Dynamic MTD Partition support with mtdparts
368 */
Shengzhou Liu7410e2b2014-04-02 14:28:35 +0800369
370/*
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800371 * Environment
372 */
373
374/*
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800375 * Miscellaneous configurable options
376 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800377
378/*
379 * For booting Linux, the board info and command line data
380 * have to be in the first 64 MB of memory, since this is
381 * the maximum mapped by the Linux kernel during initialization.
382 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500383#define CFG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800384
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800385/*
386 * Environment Configuration
387 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800388
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800389#define __USB_PHY_TYPE utmi
390
391#define CONFIG_EXTRA_ENV_SETTINGS \
392 "hwconfig=fsl_ddr:" \
393 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
394 "bank_intlv=auto;" \
395 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
396 "netdev=eth0\0" \
Tom Rini1479a832022-12-02 16:42:27 -0500397 "uboot=" CONFIG_UBOOTPATH "\0" \
Simon Glass72cc5382022-10-20 18:22:39 -0600398 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800399 "tftpflash=tftpboot $loadaddr $uboot && " \
400 "protect off $ubootaddr +$filesize && " \
401 "erase $ubootaddr +$filesize && " \
402 "cp.b $loadaddr $ubootaddr $filesize && " \
403 "protect on $ubootaddr +$filesize && " \
404 "cmp.b $loadaddr $ubootaddr $filesize\0" \
405 "consoledev=ttyS0\0" \
406 "ramdiskaddr=2000000\0" \
407 "ramdiskfile=t2080rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500408 "fdtaddr=1e00000\0" \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800409 "fdtfile=t2080rdb/t2080rdb.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500410 "bdev=sda3\0"
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800411
412/*
413 * For emulation this causes u-boot to jump to the start of the
414 * proof point app code automatically
415 */
Tom Rini9aed2af2021-08-19 14:29:00 -0400416#define PROOF_POINTS \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800417 "setenv bootargs root=/dev/$bdev rw " \
418 "console=$consoledev,$baudrate $othbootargs;" \
419 "cpu 1 release 0x29000000 - - -;" \
420 "cpu 2 release 0x29000000 - - -;" \
421 "cpu 3 release 0x29000000 - - -;" \
422 "cpu 4 release 0x29000000 - - -;" \
423 "cpu 5 release 0x29000000 - - -;" \
424 "cpu 6 release 0x29000000 - - -;" \
425 "cpu 7 release 0x29000000 - - -;" \
426 "go 0x29000000"
427
Tom Rini9aed2af2021-08-19 14:29:00 -0400428#define HVBOOT \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800429 "setenv bootargs config-addr=0x60000000; " \
430 "bootm 0x01000000 - 0x00f00000"
431
Tom Rini9aed2af2021-08-19 14:29:00 -0400432#define ALU \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800433 "setenv bootargs root=/dev/$bdev rw " \
434 "console=$consoledev,$baudrate $othbootargs;" \
435 "cpu 1 release 0x01000000 - - -;" \
436 "cpu 2 release 0x01000000 - - -;" \
437 "cpu 3 release 0x01000000 - - -;" \
438 "cpu 4 release 0x01000000 - - -;" \
439 "cpu 5 release 0x01000000 - - -;" \
440 "cpu 6 release 0x01000000 - - -;" \
441 "cpu 7 release 0x01000000 - - -;" \
442 "go 0x01000000"
443
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800444#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530445
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800446#endif /* __T2080RDB_H */