blob: ca8bfac0c69d58fd0a29da4e93135ae049ca308e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liuf13321d2014-03-05 15:04:48 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Shengzhou Liuf13321d2014-03-05 15:04:48 +08005 */
6
7/*
8 * T2080 RDB/PCIe board configuration file
9 */
10
11#ifndef __T2080RDB_H
12#define __T2080RDB_H
13
Simon Glassfb64e362020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liuf13321d2014-03-05 15:04:48 +080016#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080017
18/* High Level Configuration Options */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080019
Tom Rini0a2bac72022-11-16 13:10:29 -050020#define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liuf13321d2014-03-05 15:04:48 +080021
22#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080023#define RESET_VECTOR_OFFSET 0x27FFC
24#define BOOT_PAGE_OFFSET 0x27000
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080025
Miquel Raynald0935362019-10-03 19:50:03 +020026#ifdef CONFIG_MTD_RAW_NAND
Tom Rinib4213492022-11-12 17:36:51 -050027#define CFG_SYS_NAND_U_BOOT_SIZE (768 << 10)
28#define CFG_SYS_NAND_U_BOOT_DST 0x00200000
29#define CFG_SYS_NAND_U_BOOT_START 0x00200000
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080030#endif
31
32#ifdef CONFIG_SPIFLASH
33#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080034#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
35#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
36#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
37#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080038#endif
39
40#ifdef CONFIG_SDCARD
41#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080042#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
43#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
44#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
45#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080046#endif
47
48#endif /* CONFIG_RAMBOOT_PBL */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080049
50#define CONFIG_SRIO_PCIE_BOOT_MASTER
51#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
52/* Set 1M boot space */
Simon Glass72cc5382022-10-20 18:22:39 -060053#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
Shengzhou Liuf13321d2014-03-05 15:04:48 +080054#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
55 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
56#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liuf13321d2014-03-05 15:04:48 +080057#endif
58
Shengzhou Liuf13321d2014-03-05 15:04:48 +080059#ifndef CONFIG_RESET_VECTOR_ADDRESS
60#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
61#endif
62
63/*
64 * These can be toggled for performance analysis, otherwise use default.
65 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080066#ifdef CONFIG_DDR_ECC
Shengzhou Liuf13321d2014-03-05 15:04:48 +080067#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
68#endif
69
Shengzhou Liuf13321d2014-03-05 15:04:48 +080070/*
71 * Config the L3 Cache as L3 SRAM
72 */
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080073#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Tom Rini5cd7ece2019-11-18 20:02:10 -050074#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liuf13321d2014-03-05 15:04:48 +080075
76#define CONFIG_SYS_DCSRBAR 0xf0000000
77#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
78
Shengzhou Liuf13321d2014-03-05 15:04:48 +080079/*
80 * DDR Setup
81 */
82#define CONFIG_VERY_BIG_RAM
83#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
84#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shengzhou Liuf13321d2014-03-05 15:04:48 +080085#define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
86#define SPD_EEPROM_ADDRESS1 0x51
87#define SPD_EEPROM_ADDRESS2 0x52
88#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
89#define CTRL_INTLV_PREFERED cacheline
90
91/*
92 * IFC Definitions
93 */
94#define CONFIG_SYS_FLASH_BASE 0xe8000000
95#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
96#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
97#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
98 CSPR_PORT_SIZE_16 | \
99 CSPR_MSEL_NOR | \
100 CSPR_V)
Tom Rini7b577ba2022-11-16 13:10:25 -0500101#define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800102
103/* NOR Flash Timing Params */
Tom Rini7b577ba2022-11-16 13:10:25 -0500104#define CFG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800105
Tom Rini7b577ba2022-11-16 13:10:25 -0500106#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800107 FTIM0_NOR_TEADC(0x5) | \
108 FTIM0_NOR_TEAHC(0x5))
Tom Rini7b577ba2022-11-16 13:10:25 -0500109#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800110 FTIM1_NOR_TRAD_NOR(0x1A) |\
111 FTIM1_NOR_TSEQRAD_NOR(0x13))
Tom Rini7b577ba2022-11-16 13:10:25 -0500112#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800113 FTIM2_NOR_TCH(0x4) | \
114 FTIM2_NOR_TWPH(0x0E) | \
115 FTIM2_NOR_TWP(0x1c))
Tom Rini7b577ba2022-11-16 13:10:25 -0500116#define CFG_SYS_NOR_FTIM3 0x0
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800117
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800118#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
119
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800120#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS }
121
122/* CPLD on IFC */
123#define CONFIG_SYS_CPLD_BASE 0xffdf0000
124#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
125#define CONFIG_SYS_CSPR2_EXT (0xf)
126#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
127 | CSPR_PORT_SIZE_8 \
128 | CSPR_MSEL_GPCM \
129 | CSPR_V)
130#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
131#define CONFIG_SYS_CSOR2 0x0
132
133/* CPLD Timing parameters for IFC CS2 */
134#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
135 FTIM0_GPCM_TEADC(0x0e) | \
136 FTIM0_GPCM_TEAHC(0x0e))
137#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
138 FTIM1_GPCM_TRAD(0x1f))
139#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800140 FTIM2_GPCM_TCH(0x8) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800141 FTIM2_GPCM_TWP(0x1f))
142#define CONFIG_SYS_CS2_FTIM3 0x0
143
144/* NAND Flash on IFC */
Tom Rinib4213492022-11-12 17:36:51 -0500145#define CFG_SYS_NAND_BASE 0xff800000
146#define CFG_SYS_NAND_BASE_PHYS (0xf00000000ull | CFG_SYS_NAND_BASE)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800147
Tom Rinib4213492022-11-12 17:36:51 -0500148#define CFG_SYS_NAND_CSPR_EXT (0xf)
149#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800150 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
151 | CSPR_MSEL_NAND /* MSEL = NAND */ \
152 | CSPR_V)
Tom Rinib4213492022-11-12 17:36:51 -0500153#define CFG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800154
Tom Rinib4213492022-11-12 17:36:51 -0500155#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800156 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
157 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
158 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
159 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
160 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
161 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
162
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800163/* ONFI NAND Flash mode0 Timing Params */
Tom Rinib4213492022-11-12 17:36:51 -0500164#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800165 FTIM0_NAND_TWP(0x18) | \
166 FTIM0_NAND_TWCHT(0x07) | \
167 FTIM0_NAND_TWH(0x0a))
Tom Rinib4213492022-11-12 17:36:51 -0500168#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800169 FTIM1_NAND_TWBE(0x39) | \
170 FTIM1_NAND_TRR(0x0e) | \
171 FTIM1_NAND_TRP(0x18))
Tom Rinib4213492022-11-12 17:36:51 -0500172#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800173 FTIM2_NAND_TREH(0x0a) | \
174 FTIM2_NAND_TWHRE(0x1e))
Tom Rinib4213492022-11-12 17:36:51 -0500175#define CFG_SYS_NAND_FTIM3 0x0
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800176
Tom Rinib4213492022-11-12 17:36:51 -0500177#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800178
Miquel Raynald0935362019-10-03 19:50:03 +0200179#if defined(CONFIG_MTD_RAW_NAND)
Tom Rinib4213492022-11-12 17:36:51 -0500180#define CONFIG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
181#define CONFIG_SYS_CSPR0 CFG_SYS_NAND_CSPR
182#define CONFIG_SYS_AMASK0 CFG_SYS_NAND_AMASK
183#define CONFIG_SYS_CSOR0 CFG_SYS_NAND_CSOR
184#define CONFIG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
185#define CONFIG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
186#define CONFIG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
187#define CONFIG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800188#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
189#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
Tom Rini7b577ba2022-11-16 13:10:25 -0500190#define CONFIG_SYS_AMASK1 CFG_SYS_NOR_AMASK
191#define CONFIG_SYS_CSOR1 CFG_SYS_NOR_CSOR
192#define CONFIG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
193#define CONFIG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
194#define CONFIG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
195#define CONFIG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800196#else
197#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
198#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
Tom Rini7b577ba2022-11-16 13:10:25 -0500199#define CONFIG_SYS_AMASK0 CFG_SYS_NOR_AMASK
200#define CONFIG_SYS_CSOR0 CFG_SYS_NOR_CSOR
201#define CONFIG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
202#define CONFIG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
203#define CONFIG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
204#define CONFIG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
Tom Rinib4213492022-11-12 17:36:51 -0500205#define CONFIG_SYS_CSPR1_EXT CFG_SYS_NAND_CSPR_EXT
206#define CONFIG_SYS_CSPR1 CFG_SYS_NAND_CSPR
207#define CONFIG_SYS_AMASK1 CFG_SYS_NAND_AMASK
208#define CONFIG_SYS_CSOR1 CFG_SYS_NAND_CSOR
209#define CONFIG_SYS_CS1_FTIM0 CFG_SYS_NAND_FTIM0
210#define CONFIG_SYS_CS1_FTIM1 CFG_SYS_NAND_FTIM1
211#define CONFIG_SYS_CS1_FTIM2 CFG_SYS_NAND_FTIM2
212#define CONFIG_SYS_CS1_FTIM3 CFG_SYS_NAND_FTIM3
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800213#endif
214
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800215#define CONFIG_HWCONFIG
216
217/* define to use L1 as initial stack */
218#define CONFIG_L1_INIT_RAM
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800219#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
220#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700221#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800222/* The assembler doesn't like typecast */
223#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
224 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
225 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
226#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
Tom Rini55f37562022-05-24 14:14:02 -0400227#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800228
229/*
230 * Serial Port
231 */
Tom Rinidf6a2152022-11-16 13:10:28 -0500232#define CFG_SYS_NS16550_CLK (get_bus_freq(0)/2)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800233#define CONFIG_SYS_BAUDRATE_TABLE \
234 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
Tom Rinidf6a2152022-11-16 13:10:28 -0500235#define CFG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
236#define CFG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
237#define CFG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
238#define CFG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800239
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800240/*
241 * I2C
242 */
Biwen Li07b3dcf2020-05-01 20:04:19 +0800243
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800244#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
245#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
246#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
247#define I2C_MUX_CH_DEFAULT 0x8
248
Ying Zhang3861e822015-03-10 14:21:36 +0800249#define I2C_MUX_CH_VOL_MONITOR 0xa
250
Ying Zhang3861e822015-03-10 14:21:36 +0800251/* The lowest and highest voltage allowed for T208xRDB */
252#define VDD_MV_MIN 819
253#define VDD_MV_MAX 1212
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800254
255/*
256 * RapidIO
257 */
258#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
259#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
260#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
261#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
262#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
263#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
264/*
265 * for slave u-boot IMAGE instored in master memory space,
266 * PHYS must be aligned based on the SIZE
267 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800268#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
269#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
270#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
271#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800272/*
273 * for slave UCODE and ENV instored in master memory space,
274 * PHYS must be aligned based on the SIZE
275 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800276#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800277#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
278#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
279
280/* slave core release by master*/
281#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
282#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
283
284/*
285 * SRIO_PCIE_BOOT - SLAVE
286 */
287#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
288#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
289#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
290 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
291#endif
292
293/*
294 * eSPI - Enhanced SPI
295 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800296
297/*
298 * General PCI
299 * Memory space is mapped 1-1, but I/O space must start from 0.
300 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800301/* controller 1, direct to uli, tgtid 3, Base address 20000 */
Tom Rini56af6592022-11-16 13:10:33 -0500302#define CFG_SYS_PCIE1_MEM_VIRT 0x80000000
303#define CFG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
304#define CFG_SYS_PCIE1_IO_VIRT 0xf8000000
305#define CFG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800306
307/* controller 2, Slot 2, tgtid 2, Base address 201000 */
Tom Rini56af6592022-11-16 13:10:33 -0500308#define CFG_SYS_PCIE2_MEM_VIRT 0xa0000000
309#define CFG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
310#define CFG_SYS_PCIE2_IO_VIRT 0xf8010000
311#define CFG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800312
313/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Tom Rini56af6592022-11-16 13:10:33 -0500314#define CFG_SYS_PCIE3_MEM_VIRT 0xb0000000
315#define CFG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800316
317/* controller 4, Base address 203000 */
Tom Rini56af6592022-11-16 13:10:33 -0500318#define CFG_SYS_PCIE4_MEM_VIRT 0xc0000000
319#define CFG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800320
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800321/* Qman/Bman */
322#ifndef CONFIG_NOBQFMAN
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800323#define CONFIG_SYS_BMAN_NUM_PORTALS 18
324#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
325#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
326#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500327#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
328#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
329#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
330#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
331#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
332 CONFIG_SYS_BMAN_CENA_SIZE)
333#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
334#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800335#define CONFIG_SYS_QMAN_NUM_PORTALS 18
336#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
337#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
338#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500339#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500340#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
341#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
342 CONFIG_SYS_QMAN_CENA_SIZE)
343#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
344#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800345
346#define CONFIG_SYS_DPAA_FMAN
347#define CONFIG_SYS_DPAA_PME
348#define CONFIG_SYS_PMAN
349#define CONFIG_SYS_DPAA_DCE
350#define CONFIG_SYS_DPAA_RMAN /* RMan */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800351#endif /* CONFIG_NOBQFMAN */
352
353#ifdef CONFIG_SYS_DPAA_FMAN
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800354#define RGMII_PHY1_ADDR 0x01 /* RealTek RTL8211E */
355#define RGMII_PHY2_ADDR 0x02
356#define CORTINA_PHY_ADDR1 0x0c /* Cortina CS4315 */
357#define CORTINA_PHY_ADDR2 0x0d
Camelia Grozaec69c692021-06-16 17:47:31 +0530358/* Aquantia AQ1202 10G Base-T used by board revisions up to C */
359#define FM1_10GEC3_PHY_ADDR 0x00
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800360#define FM1_10GEC4_PHY_ADDR 0x01
Camelia Grozaec69c692021-06-16 17:47:31 +0530361/* Aquantia AQR113C 10G Base-T used by board revisions D and up */
362#define AQR113C_PHY_ADDR1 0x00
363#define AQR113C_PHY_ADDR2 0x08
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800364#endif
365
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800366/*
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800367 * USB
368 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800369
370/*
371 * SDHC
372 */
373#ifdef CONFIG_MMC
Tom Rini376b88a2022-10-28 20:27:13 -0400374#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800375#endif
376
377/*
Shengzhou Liu7410e2b2014-04-02 14:28:35 +0800378 * Dynamic MTD Partition support with mtdparts
379 */
Shengzhou Liu7410e2b2014-04-02 14:28:35 +0800380
381/*
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800382 * Environment
383 */
384
385/*
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800386 * Miscellaneous configurable options
387 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800388
389/*
390 * For booting Linux, the board info and command line data
391 * have to be in the first 64 MB of memory, since this is
392 * the maximum mapped by the Linux kernel during initialization.
393 */
394#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800395
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800396/*
397 * Environment Configuration
398 */
399#define CONFIG_ROOTPATH "/opt/nfsroot"
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800400#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
401
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800402#define __USB_PHY_TYPE utmi
403
404#define CONFIG_EXTRA_ENV_SETTINGS \
405 "hwconfig=fsl_ddr:" \
406 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
407 "bank_intlv=auto;" \
408 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
409 "netdev=eth0\0" \
410 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Simon Glass72cc5382022-10-20 18:22:39 -0600411 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800412 "tftpflash=tftpboot $loadaddr $uboot && " \
413 "protect off $ubootaddr +$filesize && " \
414 "erase $ubootaddr +$filesize && " \
415 "cp.b $loadaddr $ubootaddr $filesize && " \
416 "protect on $ubootaddr +$filesize && " \
417 "cmp.b $loadaddr $ubootaddr $filesize\0" \
418 "consoledev=ttyS0\0" \
419 "ramdiskaddr=2000000\0" \
420 "ramdiskfile=t2080rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500421 "fdtaddr=1e00000\0" \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800422 "fdtfile=t2080rdb/t2080rdb.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500423 "bdev=sda3\0"
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800424
425/*
426 * For emulation this causes u-boot to jump to the start of the
427 * proof point app code automatically
428 */
Tom Rini9aed2af2021-08-19 14:29:00 -0400429#define PROOF_POINTS \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800430 "setenv bootargs root=/dev/$bdev rw " \
431 "console=$consoledev,$baudrate $othbootargs;" \
432 "cpu 1 release 0x29000000 - - -;" \
433 "cpu 2 release 0x29000000 - - -;" \
434 "cpu 3 release 0x29000000 - - -;" \
435 "cpu 4 release 0x29000000 - - -;" \
436 "cpu 5 release 0x29000000 - - -;" \
437 "cpu 6 release 0x29000000 - - -;" \
438 "cpu 7 release 0x29000000 - - -;" \
439 "go 0x29000000"
440
Tom Rini9aed2af2021-08-19 14:29:00 -0400441#define HVBOOT \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800442 "setenv bootargs config-addr=0x60000000; " \
443 "bootm 0x01000000 - 0x00f00000"
444
Tom Rini9aed2af2021-08-19 14:29:00 -0400445#define ALU \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800446 "setenv bootargs root=/dev/$bdev rw " \
447 "console=$consoledev,$baudrate $othbootargs;" \
448 "cpu 1 release 0x01000000 - - -;" \
449 "cpu 2 release 0x01000000 - - -;" \
450 "cpu 3 release 0x01000000 - - -;" \
451 "cpu 4 release 0x01000000 - - -;" \
452 "cpu 5 release 0x01000000 - - -;" \
453 "cpu 6 release 0x01000000 - - -;" \
454 "cpu 7 release 0x01000000 - - -;" \
455 "go 0x01000000"
456
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800457#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530458
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800459#endif /* __T2080RDB_H */