blob: 84325846fd8e04de99538245849c017572ff0a33 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Timur Tabi9b45b5a2010-06-14 15:28:24 -05002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2010-2012 Freescale Semiconductor, Inc.
Timur Tabi9b45b5a2010-06-14 15:28:24 -05004 * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
5 * Timur Tabi <timur@freescale.com>
Timur Tabi9b45b5a2010-06-14 15:28:24 -05006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11#include "../board/freescale/common/ics307_clk.h"
12
Matthew McClintockc4253e92012-05-18 06:04:17 +000013#ifdef CONFIG_SDCARD
Ying Zhangdfb2b152013-08-16 15:16:12 +080014#define CONFIG_SPL_FLUSH_IMAGE
15#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang25daf572014-01-24 15:50:06 +080016#define CONFIG_SPL_PAD_TO 0x20000
17#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053018#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +080019#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
20#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080021#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +080022#define CONFIG_SYS_MPC85XX_NO_RESETVEC
23#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
24#define CONFIG_SPL_MMC_BOOT
25#ifdef CONFIG_SPL_BUILD
26#define CONFIG_SPL_COMMON_INIT_DDR
27#endif
Matthew McClintockc4253e92012-05-18 06:04:17 +000028#endif
29
30#ifdef CONFIG_SPIFLASH
Ying Zhang9b155ca2013-08-16 15:16:14 +080031#define CONFIG_SPL_SPI_FLASH_MINIMAL
32#define CONFIG_SPL_FLUSH_IMAGE
33#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang25daf572014-01-24 15:50:06 +080034#define CONFIG_SPL_PAD_TO 0x20000
35#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053036#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhang9b155ca2013-08-16 15:16:14 +080037#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
38#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080039#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhang9b155ca2013-08-16 15:16:14 +080040#define CONFIG_SYS_MPC85XX_NO_RESETVEC
41#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
42#define CONFIG_SPL_SPI_BOOT
43#ifdef CONFIG_SPL_BUILD
44#define CONFIG_SPL_COMMON_INIT_DDR
45#endif
Matthew McClintockc4253e92012-05-18 06:04:17 +000046#endif
47
Matthew McClintockcd99caa2013-02-18 10:02:19 +000048#define CONFIG_NAND_FSL_ELBC
York Sun4a343052013-12-17 11:21:08 -080049#define CONFIG_SYS_NAND_MAX_ECCPOS 56
50#define CONFIG_SYS_NAND_MAX_OOBFREE 5
Matthew McClintockcd99caa2013-02-18 10:02:19 +000051
52#ifdef CONFIG_NAND
Ying Zhang9c2e84f2013-08-16 15:16:16 +080053#ifdef CONFIG_TPL_BUILD
54#define CONFIG_SPL_NAND_BOOT
55#define CONFIG_SPL_FLUSH_IMAGE
Simon Glass7db65a82016-09-12 23:18:45 -060056#define CONFIG_SPL_NAND_INIT
Ying Zhang9c2e84f2013-08-16 15:16:16 +080057#define CONFIG_SPL_COMMON_INIT_DDR
58#define CONFIG_SPL_MAX_SIZE (128 << 10)
Tom Rini0a01a442019-01-22 17:09:24 -050059#define CONFIG_TPL_TEXT_BASE 0xf8f81000
Ying Zhang9c2e84f2013-08-16 15:16:16 +080060#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053061#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhang9c2e84f2013-08-16 15:16:16 +080062#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
63#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
64#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
65#elif defined(CONFIG_SPL_BUILD)
Matthew McClintockcd99caa2013-02-18 10:02:19 +000066#define CONFIG_SPL_INIT_MINIMAL
Matthew McClintockcd99caa2013-02-18 10:02:19 +000067#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhang9c2e84f2013-08-16 15:16:16 +080068#define CONFIG_SPL_MAX_SIZE 4096
69#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
70#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
71#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
72#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
73#endif
74#define CONFIG_SPL_PAD_TO 0x20000
75#define CONFIG_TPL_PAD_TO 0x20000
76#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang9c2e84f2013-08-16 15:16:16 +080077#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Matthew McClintockcd99caa2013-02-18 10:02:19 +000078#endif
79
Timur Tabi9b45b5a2010-06-14 15:28:24 -050080/* High Level Configuration Options */
Timur Tabi9b45b5a2010-06-14 15:28:24 -050081
Kumar Galae727a362011-01-12 02:48:53 -060082#ifndef CONFIG_RESET_VECTOR_ADDRESS
83#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
84#endif
85
Robert P. J. Daya8099812016-05-03 19:52:49 -040086#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
87#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
88#define CONFIG_PCIE3 /* PCIE controller 3 (ULI bridge) */
Timur Tabi9b45b5a2010-06-14 15:28:24 -050089#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
90#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
91#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
92
Timur Tabi9b45b5a2010-06-14 15:28:24 -050093#define CONFIG_ENABLE_36BIT_PHYS
Timur Tabi6a873c92011-09-06 09:36:06 -050094
95#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -050096#define CONFIG_ADDR_MAP
97#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
Jiang Yutangb7738b52011-01-24 18:21:15 +080098#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -050099
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500100#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
101#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
102#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
103
104/*
105 * These can be toggled for performance analysis, otherwise use default.
106 */
107#define CONFIG_L2_CACHE
108#define CONFIG_BTB
109
110#define CONFIG_SYS_MEMTEST_START 0x00000000
111#define CONFIG_SYS_MEMTEST_END 0x7fffffff
112
Timur Tabid8f341c2011-08-04 18:03:41 -0500113#define CONFIG_SYS_CCSRBAR 0xffe00000
114#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500115
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000116/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
117 SPL code*/
118#ifdef CONFIG_SPL_BUILD
119#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
120#endif
121
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500122/* DDR Setup */
123#define CONFIG_DDR_SPD
124#define CONFIG_VERY_BIG_RAM
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500125
126#ifdef CONFIG_DDR_ECC
127#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
128#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
129#endif
130
131#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
132#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
133
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500134#define CONFIG_DIMM_SLOTS_PER_CTLR 1
135#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
136
137/* I2C addresses of SPD EEPROMs */
138#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galac68e86c2011-01-31 22:18:47 -0600139#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500140
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000141/* These are used when DDR doesn't use SPD. */
142#define CONFIG_SYS_SDRAM_SIZE 2048
143#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
144#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
145#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
146#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
147#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202
148#define CONFIG_SYS_DDR_TIMING_3 0x00010000
149#define CONFIG_SYS_DDR_TIMING_0 0x40110104
150#define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746
151#define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca
152#define CONFIG_SYS_DDR_MODE_1 0x00441221
153#define CONFIG_SYS_DDR_MODE_2 0x00000000
154#define CONFIG_SYS_DDR_INTERVAL 0x0a280100
155#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
156#define CONFIG_SYS_DDR_CLK_CTRL 0x02800000
157#define CONFIG_SYS_DDR_CONTROL 0xc7000008
158#define CONFIG_SYS_DDR_CONTROL_2 0x24401041
159#define CONFIG_SYS_DDR_TIMING_4 0x00220001
160#define CONFIG_SYS_DDR_TIMING_5 0x02401400
161#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
162#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608
163
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500164/*
165 * Memory map
166 *
167 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
168 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable
169 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
170 *
171 * Localbus cacheable (TBD)
172 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
173 *
174 * Localbus non-cacheable
175 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
176 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000177 * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500178 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
179 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
180 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
181 */
182
183/*
184 * Local Bus Definitions
185 */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000186#define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800187#ifdef CONFIG_PHYS_64BIT
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000188#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800189#else
190#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
191#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500192
193#define CONFIG_FLASH_BR_PRELIM \
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000194 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500195#define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7)
196
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000197#ifdef CONFIG_NAND
198#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
199#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
200#else
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500201#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
202#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000203#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500204
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000205#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500206#define CONFIG_SYS_FLASH_QUIET_TEST
207#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
208
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000209#define CONFIG_SYS_MAX_FLASH_BANKS 1
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500210#define CONFIG_SYS_MAX_FLASH_SECT 1024
211
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000212#ifndef CONFIG_SYS_MONITOR_BASE
Tom Rini0a01a442019-01-22 17:09:24 -0500213#ifdef CONFIG_TPL_BUILD
214#define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE
215#elif defined(CONFIG_SPL_BUILD)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000216#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
217#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200218#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000219#endif
220#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500221
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500222#define CONFIG_SYS_FLASH_EMPTY_INFO
223
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000224/* Nand Flash */
225#if defined(CONFIG_NAND_FSL_ELBC)
226#define CONFIG_SYS_NAND_BASE 0xff800000
227#ifdef CONFIG_PHYS_64BIT
228#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
229#else
230#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
231#endif
232
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800233#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000234#define CONFIG_SYS_MAX_NAND_DEVICE 1
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800235#define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000236#define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
237
238/* NAND flash config */
239#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
240 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
241 | BR_PS_8 /* Port Size = 8 bit */ \
242 | BR_MS_FCM /* MSEL = FCM */ \
243 | BR_V) /* valid */
244#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \
245 | OR_FCM_PGS /* Large Page*/ \
246 | OR_FCM_CSCT \
247 | OR_FCM_CST \
248 | OR_FCM_CHT \
249 | OR_FCM_SCY_1 \
250 | OR_FCM_TRLX \
251 | OR_FCM_EHTR)
252#ifdef CONFIG_NAND
253#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
254#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
255#else
256#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
257#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
258#endif
259
260#endif /* CONFIG_NAND_FSL_ELBC */
261
Timur Tabi8848d472010-07-21 16:56:19 -0500262#define CONFIG_HWCONFIG
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500263
264#define CONFIG_FSL_NGPIXIS
265#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800266#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500267#define PIXIS_BASE_PHYS 0xfffdf0000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800268#else
269#define PIXIS_BASE_PHYS PIXIS_BASE
270#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500271
272#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
273#define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7)
274
275#define PIXIS_LBMAP_SWITCH 7
York Sun362c9932011-01-26 10:30:00 -0800276#define PIXIS_LBMAP_MASK 0xF0
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500277#define PIXIS_LBMAP_ALTBANK 0x20
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000278#define PIXIS_SPD 0x07
279#define PIXIS_SPD_SYSCLK_MASK 0x07
Jiang Yutang382e3572011-02-24 16:11:56 +0800280#define PIXIS_ELBC_SPI_MASK 0xc0
281#define PIXIS_SPI 0x80
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500282
283#define CONFIG_SYS_INIT_RAM_LOCK
284#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200285#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500286
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500287#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200288 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500289#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
290
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530291#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Jerry Huang5b5bd372011-11-02 09:16:44 +0800292#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500293
294/*
Ying Zhangdfb2b152013-08-16 15:16:12 +0800295 * Config the L2 Cache as L2 SRAM
296*/
297#if defined(CONFIG_SPL_BUILD)
Ying Zhang9b155ca2013-08-16 15:16:14 +0800298#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800299#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
300#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
301#define CONFIG_SYS_L2_SIZE (256 << 10)
302#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
303#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang3587a832014-01-24 15:50:08 +0800304#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
Ying Zhang3587a832014-01-24 15:50:08 +0800305#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
306#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800307#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800308#elif defined(CONFIG_NAND)
309#ifdef CONFIG_TPL_BUILD
310#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
311#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
312#define CONFIG_SYS_L2_SIZE (256 << 10)
313#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
314#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
315#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
316#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
317#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
318#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
319#else
320#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
321#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
322#define CONFIG_SYS_L2_SIZE (256 << 10)
323#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
324#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
325#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
326#endif
Ying Zhangdfb2b152013-08-16 15:16:12 +0800327#endif
328#endif
329
330/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500331 * Serial Port
332 */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500333#define CONFIG_SYS_NS16550_SERIAL
334#define CONFIG_SYS_NS16550_REG_SIZE 1
335#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800336#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000337#define CONFIG_NS16550_MIN_FUNCTIONS
338#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500339
340#define CONFIG_SYS_BAUDRATE_TABLE \
341 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
342
343#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
344#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
345
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500346/* Video */
Timur Tabi32f709e2011-04-11 14:18:22 -0500347
Timur Tabi209c0722010-09-24 01:25:53 +0200348#ifdef CONFIG_FSL_DIU_FB
349#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
Timur Tabi209c0722010-09-24 01:25:53 +0200350#define CONFIG_VIDEO_LOGO
351#define CONFIG_VIDEO_BMP_LOGO
Timur Tabi970c01f2010-09-16 16:35:44 -0500352#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
353/*
354 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
355 * disable empty flash sector detection, which is I/O-intensive.
356 */
357#undef CONFIG_SYS_FLASH_EMPTY_INFO
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500358#endif
359
Jiang Yutang6c698c02011-01-24 18:21:19 +0800360#ifdef CONFIG_ATI
361#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
Jiang Yutang6c698c02011-01-24 18:21:19 +0800362#define CONFIG_BIOSEMU
Jiang Yutang6c698c02011-01-24 18:21:19 +0800363#define CONFIG_ATI_RADEON_FB
364#define CONFIG_VIDEO_LOGO
365#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Jiang Yutang6c698c02011-01-24 18:21:19 +0800366#endif
367
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500368/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200369#define CONFIG_SYS_I2C
370#define CONFIG_SYS_I2C_FSL
371#define CONFIG_SYS_FSL_I2C_SPEED 400000
372#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
373#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
374#define CONFIG_SYS_FSL_I2C2_SPEED 400000
375#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
376#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500377#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}}
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500378
379/*
380 * I2C2 EEPROM
381 */
382#define CONFIG_ID_EEPROM
383#define CONFIG_SYS_I2C_EEPROM_NXID
384#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
385#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
386#define CONFIG_SYS_EEPROM_BUS_NUM 1
387
Jiang Yutang382e3572011-02-24 16:11:56 +0800388/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500389 * General PCI
390 * Memory space is mapped 1-1, but I/O space must start from 0.
391 */
392
393/* controller 1, Slot 2, tgtid 1, Base address a000 */
394#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800395#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500396#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
397#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800398#else
399#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
400#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
401#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500402#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
403#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
404#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800405#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500406#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800407#else
408#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
409#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500410#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
411
412/* controller 2, direct to uli, tgtid 2, Base address 9000 */
413#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800414#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500415#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
416#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800417#else
418#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
419#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
420#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500421#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
422#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
423#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800424#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500425#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800426#else
427#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
428#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500429#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
430
431/* controller 3, Slot 1, tgtid 3, Base address b000 */
432#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800433#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500434#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
435#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800436#else
437#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
438#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
439#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500440#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
441#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
442#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800443#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500444#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800445#else
446#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
447#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500448#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
449
450#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000451#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500452#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
453#endif
454
455/* SATA */
Zang Roy-R619112ce421a2012-11-26 00:05:38 +0000456#define CONFIG_FSL_SATA_V2
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500457
458#define CONFIG_SYS_SATA_MAX_DEVICE 2
459#define CONFIG_SATA1
460#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
461#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
462#define CONFIG_SATA2
463#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
464#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
465
466#ifdef CONFIG_FSL_SATA
467#define CONFIG_LBA48
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500468#endif
469
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500470#ifdef CONFIG_MMC
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500471#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
472#endif
473
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500474#ifdef CONFIG_TSEC_ENET
475
476#define CONFIG_TSECV2
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500477
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500478#define CONFIG_TSEC1 1
479#define CONFIG_TSEC1_NAME "eTSEC1"
480#define CONFIG_TSEC2 1
481#define CONFIG_TSEC2_NAME "eTSEC2"
482
483#define TSEC1_PHY_ADDR 1
484#define TSEC2_PHY_ADDR 2
485
486#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
487#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
488
489#define TSEC1_PHYIDX 0
490#define TSEC2_PHYIDX 0
491
492#define CONFIG_ETHPRIME "eTSEC1"
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500493#endif
494
495/*
Yangbo Lu140b2bb2014-10-16 10:58:55 +0800496 * Dynamic MTD Partition support with mtdparts
497 */
Yangbo Lu140b2bb2014-10-16 10:58:55 +0800498
499/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500500 * Environment
501 */
Ying Zhang9b155ca2013-08-16 15:16:14 +0800502#ifdef CONFIG_SPIFLASH
Matthew McClintockc4253e92012-05-18 06:04:17 +0000503#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
504#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
505#define CONFIG_ENV_SECT_SIZE 0x10000
Ying Zhangdfb2b152013-08-16 15:16:12 +0800506#elif defined(CONFIG_SDCARD)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800507#define CONFIG_FSL_FIXED_MMC_LOCATION
Matthew McClintockc4253e92012-05-18 06:04:17 +0000508#define CONFIG_ENV_SIZE 0x2000
509#define CONFIG_SYS_MMC_ENV_DEV 0
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000510#elif defined(CONFIG_NAND)
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800511#ifdef CONFIG_TPL_BUILD
512#define CONFIG_ENV_SIZE 0x2000
513#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
514#else
Matthew McClintockc4253e92012-05-18 06:04:17 +0000515#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800516#endif
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800517#define CONFIG_ENV_OFFSET (1024 * 1024)
Matthew McClintockc4253e92012-05-18 06:04:17 +0000518#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000519#elif defined(CONFIG_SYS_RAMBOOT)
Matthew McClintockc4253e92012-05-18 06:04:17 +0000520#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
521#define CONFIG_ENV_SIZE 0x2000
Matthew McClintockc4253e92012-05-18 06:04:17 +0000522#else
Matthew McClintockc4253e92012-05-18 06:04:17 +0000523#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500524#define CONFIG_ENV_SIZE 0x2000
Matthew McClintockc4253e92012-05-18 06:04:17 +0000525#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
526#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500527
528#define CONFIG_LOADS_ECHO
529#define CONFIG_SYS_LOADS_BAUD_CHANGE
530
531/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500532 * USB
533 */
ramneek mehresh3d339632012-04-18 19:39:53 +0000534#define CONFIG_HAS_FSL_DR_USB
535#ifdef CONFIG_HAS_FSL_DR_USB
Tom Riniceed5d22017-05-12 22:33:27 -0400536#ifdef CONFIG_USB_EHCI_HCD
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500537#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
538#define CONFIG_USB_EHCI_FSL
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500539#endif
ramneek mehresh3d339632012-04-18 19:39:53 +0000540#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500541
542/*
543 * Miscellaneous configurable options
544 */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500545#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500546
547/*
548 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500549 * have to be in the first 64 MB of memory, since this is
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500550 * the maximum mapped by the Linux kernel during initialization.
551 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500552#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
553#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500554
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500555#ifdef CONFIG_CMD_KGDB
556#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500557#endif
558
559/*
560 * Environment Configuration
561 */
562
Mario Six790d8442018-03-28 14:38:20 +0200563#define CONFIG_HOSTNAME "p1022ds"
Joe Hershberger257ff782011-10-13 13:03:47 +0000564#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000565#define CONFIG_BOOTFILE "uImage"
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500566#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
567
568#define CONFIG_LOADADDR 1000000
569
Timur Tabi1a70b232012-05-04 12:21:29 +0000570#define CONFIG_EXTRA_ENV_SETTINGS \
571 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200572 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
573 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Timur Tabi1a70b232012-05-04 12:21:29 +0000574 "tftpflash=tftpboot $loadaddr $uboot && " \
575 "protect off $ubootaddr +$filesize && " \
576 "erase $ubootaddr +$filesize && " \
577 "cp.b $loadaddr $ubootaddr $filesize && " \
578 "protect on $ubootaddr +$filesize && " \
579 "cmp.b $loadaddr $ubootaddr $filesize\0" \
580 "consoledev=ttyS0\0" \
581 "ramdiskaddr=2000000\0" \
582 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500583 "fdtaddr=1e00000\0" \
Timur Tabi1a70b232012-05-04 12:21:29 +0000584 "fdtfile=p1022ds.dtb\0" \
585 "bdev=sda3\0" \
Timur Tabi32f709e2011-04-11 14:18:22 -0500586 "hwconfig=esdhc;audclk:12\0"
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500587
588#define CONFIG_HDBOOT \
589 "setenv bootargs root=/dev/$bdev rw " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000590 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500591 "tftp $loadaddr $bootfile;" \
592 "tftp $fdtaddr $fdtfile;" \
593 "bootm $loadaddr - $fdtaddr"
594
595#define CONFIG_NFSBOOTCOMMAND \
596 "setenv bootargs root=/dev/nfs rw " \
597 "nfsroot=$serverip:$rootpath " \
598 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000599 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500600 "tftp $loadaddr $bootfile;" \
601 "tftp $fdtaddr $fdtfile;" \
602 "bootm $loadaddr - $fdtaddr"
603
604#define CONFIG_RAMBOOTCOMMAND \
605 "setenv bootargs root=/dev/ram rw " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000606 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500607 "tftp $ramdiskaddr $ramdiskfile;" \
608 "tftp $loadaddr $bootfile;" \
609 "tftp $fdtaddr $fdtfile;" \
610 "bootm $loadaddr $ramdiskaddr $fdtaddr"
611
612#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
613
614#endif