blob: 578f5c73b6cbb978f5ca43c4d31f86deffea23f9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasutb09c8bf2013-09-20 16:14:13 +02002/*
3 * PPC-AG BG0900 board
4 *
5 * Copyright (C) 2013 Marek Vasut <marex@denx.de>
Marek Vasutb09c8bf2013-09-20 16:14:13 +02006 */
7
8#include <common.h>
Simon Glass97589732020-05-10 11:40:02 -06009#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060010#include <net.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060011#include <asm/global_data.h>
Marek Vasutb09c8bf2013-09-20 16:14:13 +020012#include <asm/gpio.h>
13#include <asm/io.h>
14#include <asm/arch/imx-regs.h>
15#include <asm/arch/iomux-mx28.h>
16#include <asm/arch/clock.h>
17#include <asm/arch/sys_proto.h>
Simon Glassdbd79542020-05-10 11:40:11 -060018#include <linux/delay.h>
Marek Vasutb09c8bf2013-09-20 16:14:13 +020019#include <linux/mii.h>
20#include <miiphy.h>
21#include <netdev.h>
22#include <errno.h>
23
24DECLARE_GLOBAL_DATA_PTR;
25
26/*
27 * Functions
28 */
29int board_early_init_f(void)
30{
31 /* IO0 clock at 480MHz */
32 mxs_set_ioclk(MXC_IOCLK0, 480000);
33 /* IO1 clock at 480MHz */
34 mxs_set_ioclk(MXC_IOCLK1, 480000);
35
36 /* SSP2 clock at 160MHz */
37 mxs_set_sspclk(MXC_SSPCLK2, 160000, 0);
38
39 return 0;
40}
41
42int dram_init(void)
43{
44 return mxs_dram_init();
45}
46
47int board_init(void)
48{
49 /* Adress of boot parameters */
50 gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
51
52 return 0;
53}
54
55#ifdef CONFIG_CMD_NET
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +090056int board_eth_init(struct bd_info *bis)
Marek Vasutb09c8bf2013-09-20 16:14:13 +020057{
58 struct mxs_clkctrl_regs *clkctrl_regs =
59 (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
60 struct eth_device *dev;
61 int ret;
62
63 ret = cpu_eth_init(bis);
64
65 /* BG0900 uses ENET_CLK PAD to drive FEC clock */
66 writel(CLKCTRL_ENET_TIME_SEL_RMII_CLK | CLKCTRL_ENET_CLK_OUT_EN,
67 &clkctrl_regs->hw_clkctrl_enet);
68
69 /* Reset FEC PHYs */
70 gpio_direction_output(MX28_PAD_ENET0_RX_CLK__GPIO_4_13, 0);
71 udelay(200);
72 gpio_set_value(MX28_PAD_ENET0_RX_CLK__GPIO_4_13, 1);
73
74 ret = fecmxc_initialize_multi(bis, 0, 0, MXS_ENET0_BASE);
75 if (ret) {
76 puts("FEC MXS: Unable to init FEC0\n");
77 return ret;
78 }
79
80 dev = eth_get_dev_by_name("FEC0");
81 if (!dev) {
82 puts("FEC MXS: Unable to get FEC0 device entry\n");
83 return -EINVAL;
84 }
85
86 return ret;
87}
88
89#endif