blob: 14cd82f5a3e6cf276a0e8ac6b364ec0ff32d57eb [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Lokesh Vutla3e716e22013-02-17 23:34:35 +00002/*
3 * (C) Copyright 2013
4 * Texas Instruments Incorporated.
5 * Lokesh Vutla <lokeshvutla@ti.com>
6 *
7 * Configuration settings for the TI DRA7XX board.
Enric Balletbò i Serra2785bb72013-12-06 21:30:19 +01008 * See ti_omap5_common.h for omap5 common settings.
Lokesh Vutla3e716e22013-02-17 23:34:35 +00009 */
10
11#ifndef __CONFIG_DRA7XX_EVM_H
12#define __CONFIG_DRA7XX_EVM_H
13
Sekhar Noribb018cf2016-11-25 14:25:54 +053014#include <environment/ti/dfu.h>
15
Lokesh Vutla1fd80222015-06-04 16:42:38 +053016#define CONFIG_IODELAY_RECALIBRATION
Lokesh Vutla1fd80222015-06-04 16:42:38 +053017
Lokesh Vutla18608172016-03-08 09:18:07 +053018#define CONFIG_VERY_BIG_RAM
Lokesh Vutla18608172016-03-08 09:18:07 +053019#define CONFIG_MAX_MEM_MAPPED 0x80000000
20
Tom Rini560ef452014-04-03 07:52:56 -040021#ifndef CONFIG_QSPI_BOOT
Lokesh Vutlaf8c725e2013-08-23 17:27:04 +053022/* MMC ENV related defines */
Lokesh Vutlaf8c725e2013-08-23 17:27:04 +053023#define CONFIG_SYS_MMC_ENV_DEV 1 /* SLOT2: eMMC(1) */
Tom Rini560ef452014-04-03 07:52:56 -040024#endif
Lokesh Vutla3e716e22013-02-17 23:34:35 +000025
Minal Shah01ae8ca2013-10-04 14:52:02 -040026#if (CONFIG_CONS_INDEX == 1)
Sam Protsenko02c005f2019-07-12 20:38:12 +030027#define CONSOLEDEV "ttyS0"
Minal Shah01ae8ca2013-10-04 14:52:02 -040028#elif (CONFIG_CONS_INDEX == 3)
Sam Protsenko02c005f2019-07-12 20:38:12 +030029#define CONSOLEDEV "ttyS2"
Minal Shah01ae8ca2013-10-04 14:52:02 -040030#endif
31#define CONFIG_SYS_NS16550_COM1 UART1_BASE /* Base EVM has UART0 */
32#define CONFIG_SYS_NS16550_COM2 UART2_BASE /* UART2 */
33#define CONFIG_SYS_NS16550_COM3 UART3_BASE /* UART3 */
Lokesh Vutla16523262013-05-30 03:19:38 +000034
Simon Glass4590d4e2017-05-17 03:25:10 -060035#define CONFIG_ENV_EEPROM_IS_ON_I2C
36#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Main EEPROM */
37#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
38
Lokesh Vutla16523262013-05-30 03:19:38 +000039#define CONFIG_SYS_OMAP_ABE_SYSCK
Dan Murphya6f9d152013-06-11 11:22:30 -050040
Tom Riniaed1ba12015-06-12 20:52:29 -040041#ifndef CONFIG_SPL_BUILD
Kishon Vijay Abraham I24080762015-02-23 18:40:20 +053042#define DFUARGS \
43 "dfu_bufsiz=0x10000\0" \
44 DFU_ALT_INFO_MMC \
45 DFU_ALT_INFO_EMMC \
Vignesh R1bf06342015-10-20 15:22:01 +053046 DFU_ALT_INFO_RAM \
47 DFU_ALT_INFO_QSPI
Tom Riniaed1ba12015-06-12 20:52:29 -040048#endif
Dileep Kattaf2731292015-03-25 04:04:50 +053049
B, Ravie0552472016-07-28 17:39:18 +053050#ifdef CONFIG_SPL_BUILD
Andrew F. Davis6d932e62019-01-17 13:43:02 -060051#ifdef CONFIG_SPL_DFU
B, Ravie0552472016-07-28 17:39:18 +053052#define CONFIG_SPL_LOAD_FIT_ADDRESS 0x80200000
B, Ravie0552472016-07-28 17:39:18 +053053#define DFUARGS \
54 "dfu_bufsiz=0x10000\0" \
55 DFU_ALT_INFO_RAM
56#endif
57#endif
58
Enric Balletbò i Serra2785bb72013-12-06 21:30:19 +010059#include <configs/ti_omap5_common.h>
Dan Murphya6f9d152013-06-11 11:22:30 -050060
Tom Rinifce0d592014-01-21 17:15:08 -050061/* Enhance our eMMC support / experience. */
Lubomir Popov6d2f9852014-11-10 18:14:18 +020062#define CONFIG_HSMMC2_8BIT
Tom Rinifce0d592014-01-21 17:15:08 -050063
Mugunthan V N85ae8be2013-07-08 16:04:43 +053064/* CPSW Ethernet */
Mugunthan V N85ae8be2013-07-08 16:04:43 +053065#define CONFIG_BOOTP_SEND_HOSTNAME
Tom Rini243df4a2013-08-20 08:53:54 -040066#define CONFIG_NET_RETRY_COUNT 10
Mugunthan V N85ae8be2013-07-08 16:04:43 +053067
Tom Rini560ef452014-04-03 07:52:56 -040068/*
69 * Default to using SPI for environment, etc.
B, Raviacd0cab2016-09-26 18:21:13 +053070 * 0x000000 - 0x040000 : QSPI.SPL (256KiB)
Tom Rini560ef452014-04-03 07:52:56 -040071 * 0x040000 - 0x140000 : QSPI.u-boot (1MiB)
72 * 0x140000 - 0x1C0000 : QSPI.u-boot-spl-os (512KiB)
73 * 0x1C0000 - 0x1D0000 : QSPI.u-boot-env (64KiB)
74 * 0x1D0000 - 0x1E0000 : QSPI.u-boot-env.backup1 (64KiB)
75 * 0x1E0000 - 0x9E0000 : QSPI.kernel (8MiB)
76 * 0x9E0000 - 0x2000000 : USERLAND
77 */
78#define CONFIG_SYS_SPI_KERNEL_OFFS 0x1E0000
79#define CONFIG_SYS_SPI_ARGS_OFFS 0x140000
80#define CONFIG_SYS_SPI_ARGS_SIZE 0x80000
Tom Rini560ef452014-04-03 07:52:56 -040081
Matt Porterbb1a8472013-10-07 15:53:03 +053082/* SPI SPL */
Matt Porterbb1a8472013-10-07 15:53:03 +053083
Dan Murphy69521c12013-10-11 12:28:17 -050084/* USB xHCI HOST */
Dan Murphy69521c12013-10-11 12:28:17 -050085#define CONFIG_USB_XHCI_OMAP
Dan Murphy69521c12013-10-11 12:28:17 -050086
Dan Murphy69521c12013-10-11 12:28:17 -050087#define CONFIG_OMAP_USB2PHY2_HOST
88
Roger Quadrosf019ee82013-11-11 16:56:44 +020089/* SATA */
Roger Quadrosf019ee82013-11-11 16:56:44 +020090#define CONFIG_SCSI_AHCI_PLAT
Roger Quadrosf019ee82013-11-11 16:56:44 +020091
pekon gupta64733cc2014-07-22 16:03:23 +053092/* NAND support */
Miquel Raynald0935362019-10-03 19:50:03 +020093#ifdef CONFIG_MTD_RAW_NAND
pekon gupta64733cc2014-07-22 16:03:23 +053094/* NAND: device related configs */
95#define CONFIG_SYS_NAND_PAGE_SIZE 2048
96#define CONFIG_SYS_NAND_OOBSIZE 64
97#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
pekon gupta64733cc2014-07-22 16:03:23 +053098#define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \
99 CONFIG_SYS_NAND_PAGE_SIZE)
100#define CONFIG_SYS_NAND_5_ADDR_CYCLE
101/* NAND: driver related configs */
pekon gupta64733cc2014-07-22 16:03:23 +0530102#define CONFIG_SYS_NAND_ONFI_DETECTION
103#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW
104#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
105#define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, \
106 10, 11, 12, 13, 14, 15, 16, 17, \
107 18, 19, 20, 21, 22, 23, 24, 25, \
108 26, 27, 28, 29, 30, 31, 32, 33, \
109 34, 35, 36, 37, 38, 39, 40, 41, \
110 42, 43, 44, 45, 46, 47, 48, 49, \
111 50, 51, 52, 53, 54, 55, 56, 57, }
112#define CONFIG_SYS_NAND_ECCSIZE 512
113#define CONFIG_SYS_NAND_ECCBYTES 14
Faiz Abbas1c2f44d2019-02-27 13:29:38 +0530114#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x00140000
pekon gupta64733cc2014-07-22 16:03:23 +0530115/* NAND: SPL related configs */
pekon gupta64733cc2014-07-22 16:03:23 +0530116/* NAND: SPL falcon mode configs */
117#ifdef CONFIG_SPL_OS_BOOT
pekon gupta64733cc2014-07-22 16:03:23 +0530118#define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x00200000 /* kernel offset */
pekon gupta64733cc2014-07-22 16:03:23 +0530119#endif
Miquel Raynald0935362019-10-03 19:50:03 +0200120#endif /* !CONFIG_MTD_RAW_NAND */
pekon gupta64733cc2014-07-22 16:03:23 +0530121
pekon gupta01663492014-07-22 16:03:24 +0530122/* Parallel NOR Support */
123#if defined(CONFIG_NOR)
124/* NOR: device related configs */
125#define CONFIG_SYS_MAX_FLASH_SECT 512
126#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
127#define CONFIG_SYS_FLASH_SIZE (64 * 1024 * 1024) /* 64 MB */
128/* #define CONFIG_INIT_IGNORE_ERROR */
pekon gupta01663492014-07-22 16:03:24 +0530129#define CONFIG_SYS_MAX_FLASH_BANKS 1
130#define CONFIG_SYS_FLASH_BASE (0x08000000)
131#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
132/* Reduce SPL size by removing unlikey targets */
pekon gupta01663492014-07-22 16:03:24 +0530133#endif /* NOR support */
134
Lokesh Vutla3e716e22013-02-17 23:34:35 +0000135#endif /* __CONFIG_DRA7XX_EVM_H */