blob: cefd26299a438ea1dacfdc5b9ff304e5d96d8127 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: Intel
Simon Glass4a56f102015-01-27 22:13:47 -07002/*
3 * Copyright (C) 2013, Intel Corporation
4 * Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com>
Andrew Bradford74fdb582015-08-07 08:36:35 -04005 * Copyright (C) 2015, Kodak Alaris, Inc
Simon Glass4a56f102015-01-27 22:13:47 -07006 */
7
8#include <common.h>
Andrew Bradford74fdb582015-08-07 08:36:35 -04009#include <fdtdec.h>
Simon Glass4a56f102015-01-27 22:13:47 -070010#include <asm/fsp/fsp_support.h>
11
Andrew Bradford74fdb582015-08-07 08:36:35 -040012DECLARE_GLOBAL_DATA_PTR;
13
Andrew Bradford74fdb582015-08-07 08:36:35 -040014/**
Bin Menge6d48c62017-10-13 01:30:05 -070015 * Override the FSP's Azalia configuration data
16 *
17 * @azalia: pointer to be updated to point to a ROM address where Azalia
18 * configuration data is stored
19 */
Bin Meng07e245c2017-10-13 01:30:06 -070020__weak void update_fsp_azalia_configs(struct azalia_config **azalia)
Bin Menge6d48c62017-10-13 01:30:05 -070021{
Bin Meng07e245c2017-10-13 01:30:06 -070022 *azalia = NULL;
Bin Menge6d48c62017-10-13 01:30:05 -070023}
24
25/**
Bin Mengc24aebd2015-12-10 22:03:00 -080026 * Override the FSP's configuration data.
Andrew Bradford74fdb582015-08-07 08:36:35 -040027 * If the device tree does not specify an integer setting, use the default
28 * provided in Intel's Baytrail_FSP_Gold4.tgz release FSP/BayleyBayFsp.bsf file.
29 */
Bin Meng4a076fe2015-12-10 22:03:04 -080030void update_fsp_configs(struct fsp_config_data *config,
31 struct fspinit_rtbuf *rt_buf)
Simon Glass4a56f102015-01-27 22:13:47 -070032{
Bin Mengc24aebd2015-12-10 22:03:00 -080033 struct upd_region *fsp_upd = &config->fsp_upd;
Simon Glass4a56f102015-01-27 22:13:47 -070034 struct memory_down_data *mem;
Andrew Bradford74fdb582015-08-07 08:36:35 -040035 const void *blob = gd->fdt_blob;
36 int node;
Simon Glass4a56f102015-01-27 22:13:47 -070037
Bin Meng4a076fe2015-12-10 22:03:04 -080038 /* Initialize runtime buffer for fsp_init() */
39 rt_buf->common.stack_top = config->common.stack_top - 32;
40 rt_buf->common.boot_mode = config->common.boot_mode;
41 rt_buf->common.upd_data = &config->fsp_upd;
42
Andrew Bradford74fdb582015-08-07 08:36:35 -040043 node = fdtdec_next_compatible(blob, 0, COMPAT_INTEL_BAYTRAIL_FSP);
44 if (node < 0) {
45 debug("%s: Cannot find FSP node\n", __func__);
46 return;
47 }
48
49 fsp_upd->mrc_init_tseg_size = fdtdec_get_int(blob, node,
50 "fsp,mrc-init-tseg-size",
Bin Meng497c5162017-05-31 01:04:14 -070051 MRC_INIT_TSEG_SIZE_1MB);
Andrew Bradford74fdb582015-08-07 08:36:35 -040052 fsp_upd->mrc_init_mmio_size = fdtdec_get_int(blob, node,
53 "fsp,mrc-init-mmio-size",
Bin Meng497c5162017-05-31 01:04:14 -070054 MRC_INIT_MMIO_SIZE_2048MB);
Andrew Bradford74fdb582015-08-07 08:36:35 -040055 fsp_upd->mrc_init_spd_addr1 = fdtdec_get_int(blob, node,
56 "fsp,mrc-init-spd-addr1",
57 0xa0);
58 fsp_upd->mrc_init_spd_addr2 = fdtdec_get_int(blob, node,
59 "fsp,mrc-init-spd-addr2",
60 0xa2);
61 fsp_upd->emmc_boot_mode = fdtdec_get_int(blob, node,
Bin Meng497c5162017-05-31 01:04:14 -070062 "fsp,emmc-boot-mode",
63 EMMC_BOOT_MODE_EMMC41);
Andrew Bradford74fdb582015-08-07 08:36:35 -040064 fsp_upd->enable_sdio = fdtdec_get_bool(blob, node, "fsp,enable-sdio");
65 fsp_upd->enable_sdcard = fdtdec_get_bool(blob, node,
66 "fsp,enable-sdcard");
67 fsp_upd->enable_hsuart0 = fdtdec_get_bool(blob, node,
68 "fsp,enable-hsuart0");
69 fsp_upd->enable_hsuart1 = fdtdec_get_bool(blob, node,
70 "fsp,enable-hsuart1");
71 fsp_upd->enable_spi = fdtdec_get_bool(blob, node, "fsp,enable-spi");
72 fsp_upd->enable_sata = fdtdec_get_bool(blob, node, "fsp,enable-sata");
Bin Meng497c5162017-05-31 01:04:14 -070073 fsp_upd->sata_mode = fdtdec_get_int(blob, node, "fsp,sata-mode",
74 SATA_MODE_AHCI);
Andrew Bradford74fdb582015-08-07 08:36:35 -040075 fsp_upd->enable_azalia = fdtdec_get_bool(blob, node,
76 "fsp,enable-azalia");
Bin Menge6d48c62017-10-13 01:30:05 -070077 if (fsp_upd->enable_azalia)
78 update_fsp_azalia_configs(&fsp_upd->azalia_cfg_ptr);
Andrew Bradford74fdb582015-08-07 08:36:35 -040079 fsp_upd->enable_xhci = fdtdec_get_bool(blob, node, "fsp,enable-xhci");
Bin Menge5bf9692017-05-31 01:04:15 -070080 fsp_upd->lpe_mode = fdtdec_get_int(blob, node, "fsp,lpe-mode",
81 LPE_MODE_PCI);
82 fsp_upd->lpss_sio_mode = fdtdec_get_int(blob, node, "fsp,lpss-sio-mode",
83 LPSS_SIO_MODE_PCI);
Andrew Bradford74fdb582015-08-07 08:36:35 -040084 fsp_upd->enable_dma0 = fdtdec_get_bool(blob, node, "fsp,enable-dma0");
85 fsp_upd->enable_dma1 = fdtdec_get_bool(blob, node, "fsp,enable-dma1");
86 fsp_upd->enable_i2_c0 = fdtdec_get_bool(blob, node, "fsp,enable-i2c0");
87 fsp_upd->enable_i2_c1 = fdtdec_get_bool(blob, node, "fsp,enable-i2c1");
88 fsp_upd->enable_i2_c2 = fdtdec_get_bool(blob, node, "fsp,enable-i2c2");
89 fsp_upd->enable_i2_c3 = fdtdec_get_bool(blob, node, "fsp,enable-i2c3");
90 fsp_upd->enable_i2_c4 = fdtdec_get_bool(blob, node, "fsp,enable-i2c4");
91 fsp_upd->enable_i2_c5 = fdtdec_get_bool(blob, node, "fsp,enable-i2c5");
92 fsp_upd->enable_i2_c6 = fdtdec_get_bool(blob, node, "fsp,enable-i2c6");
93 fsp_upd->enable_pwm0 = fdtdec_get_bool(blob, node, "fsp,enable-pwm0");
94 fsp_upd->enable_pwm1 = fdtdec_get_bool(blob, node, "fsp,enable-pwm1");
95 fsp_upd->enable_hsi = fdtdec_get_bool(blob, node, "fsp,enable-hsi");
96 fsp_upd->igd_dvmt50_pre_alloc = fdtdec_get_int(blob, node,
Bin Meng497c5162017-05-31 01:04:14 -070097 "fsp,igd-dvmt50-pre-alloc", IGD_DVMT50_PRE_ALLOC_64MB);
Andrew Bradford74fdb582015-08-07 08:36:35 -040098 fsp_upd->aperture_size = fdtdec_get_int(blob, node, "fsp,aperture-size",
Bin Meng497c5162017-05-31 01:04:14 -070099 APERTURE_SIZE_256MB);
100 fsp_upd->gtt_size = fdtdec_get_int(blob, node, "fsp,gtt-size",
101 GTT_SIZE_2MB);
Andrew Bradford74fdb582015-08-07 08:36:35 -0400102 fsp_upd->mrc_debug_msg = fdtdec_get_bool(blob, node,
103 "fsp,mrc-debug-msg");
104 fsp_upd->isp_enable = fdtdec_get_bool(blob, node, "fsp,isp-enable");
Bin Menge5bf9692017-05-31 01:04:15 -0700105 fsp_upd->scc_mode = fdtdec_get_int(blob, node, "fsp,scc-mode",
106 SCC_MODE_PCI);
Andrew Bradford74fdb582015-08-07 08:36:35 -0400107 fsp_upd->igd_render_standby = fdtdec_get_bool(blob, node,
108 "fsp,igd-render-standby");
109 fsp_upd->txe_uma_enable = fdtdec_get_bool(blob, node,
110 "fsp,txe-uma-enable");
111 fsp_upd->os_selection = fdtdec_get_int(blob, node, "fsp,os-selection",
Bin Meng497c5162017-05-31 01:04:14 -0700112 OS_SELECTION_LINUX);
Andrew Bradford74fdb582015-08-07 08:36:35 -0400113 fsp_upd->emmc45_ddr50_enabled = fdtdec_get_bool(blob, node,
114 "fsp,emmc45-ddr50-enabled");
115 fsp_upd->emmc45_hs200_enabled = fdtdec_get_bool(blob, node,
116 "fsp,emmc45-hs200-enabled");
117 fsp_upd->emmc45_retune_timer_value = fdtdec_get_int(blob, node,
118 "fsp,emmc45-retune-timer-value", 8);
119 fsp_upd->enable_igd = fdtdec_get_bool(blob, node, "fsp,enable-igd");
Simon Glass4a56f102015-01-27 22:13:47 -0700120
121 mem = &fsp_upd->memory_params;
Andrew Bradford74fdb582015-08-07 08:36:35 -0400122 mem->enable_memory_down = fdtdec_get_bool(blob, node,
123 "fsp,enable-memory-down");
124 if (mem->enable_memory_down) {
125 node = fdtdec_next_compatible(blob, node,
126 COMPAT_INTEL_BAYTRAIL_FSP_MDP);
127 if (node < 0) {
128 debug("%s: Cannot find FSP memory-down-params node\n",
129 __func__);
130 } else {
131 mem->dram_speed = fdtdec_get_int(blob, node,
132 "fsp,dram-speed",
Bin Meng497c5162017-05-31 01:04:14 -0700133 DRAM_SPEED_1333MTS);
Andrew Bradford74fdb582015-08-07 08:36:35 -0400134 mem->dram_type = fdtdec_get_int(blob, node,
Bin Meng497c5162017-05-31 01:04:14 -0700135 "fsp,dram-type",
136 DRAM_TYPE_DDR3L);
Andrew Bradford74fdb582015-08-07 08:36:35 -0400137 mem->dimm_0_enable = fdtdec_get_bool(blob, node,
138 "fsp,dimm-0-enable");
139 mem->dimm_1_enable = fdtdec_get_bool(blob, node,
140 "fsp,dimm-1-enable");
141 mem->dimm_width = fdtdec_get_int(blob, node,
142 "fsp,dimm-width",
Bin Meng497c5162017-05-31 01:04:14 -0700143 DIMM_WIDTH_X8);
Andrew Bradford74fdb582015-08-07 08:36:35 -0400144 mem->dimm_density = fdtdec_get_int(blob, node,
145 "fsp,dimm-density",
Bin Meng497c5162017-05-31 01:04:14 -0700146 DIMM_DENSITY_2GBIT);
Andrew Bradford74fdb582015-08-07 08:36:35 -0400147 mem->dimm_bus_width = fdtdec_get_int(blob, node,
Bin Meng497c5162017-05-31 01:04:14 -0700148 "fsp,dimm-bus-width",
149 DIMM_BUS_WIDTH_64BITS);
Andrew Bradford74fdb582015-08-07 08:36:35 -0400150 mem->dimm_sides = fdtdec_get_int(blob, node,
151 "fsp,dimm-sides",
Bin Meng497c5162017-05-31 01:04:14 -0700152 DIMM_SIDES_1RANKS);
Andrew Bradford74fdb582015-08-07 08:36:35 -0400153 mem->dimm_tcl = fdtdec_get_int(blob, node,
154 "fsp,dimm-tcl", 0x09);
155 mem->dimm_trpt_rcd = fdtdec_get_int(blob, node,
156 "fsp,dimm-trpt-rcd", 0x09);
157 mem->dimm_twr = fdtdec_get_int(blob, node,
Bin Meng497c5162017-05-31 01:04:14 -0700158 "fsp,dimm-twr", 0x0a);
Andrew Bradford74fdb582015-08-07 08:36:35 -0400159 mem->dimm_twtr = fdtdec_get_int(blob, node,
160 "fsp,dimm-twtr", 0x05);
161 mem->dimm_trrd = fdtdec_get_int(blob, node,
162 "fsp,dimm-trrd", 0x04);
163 mem->dimm_trtp = fdtdec_get_int(blob, node,
164 "fsp,dimm-trtp", 0x05);
165 mem->dimm_tfaw = fdtdec_get_int(blob, node,
166 "fsp,dimm-tfaw", 0x14);
167 }
168 }
Simon Glass4a56f102015-01-27 22:13:47 -0700169}