blob: 371d07695e9e8a5d89445241d0197e0f076143c2 [file] [log] [blame]
Joe Hammanccefae42007-12-13 06:45:08 -06001/*
Paul Gortmakerf2479532009-09-18 19:08:46 -04002 * Copyright 2007,2009 Wind River Systems, Inc. <www.windriver.com>
3 *
Joe Hammanccefae42007-12-13 06:45:08 -06004 * Copyright 2007 Embedded Specialties, Inc.
5 *
6 * Copyright 2004, 2007 Freescale Semiconductor.
7 *
8 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
30#include <pci.h>
31#include <asm/processor.h>
32#include <asm/immap_85xx.h>
Kumar Gala9bbd6432009-04-02 13:22:48 -050033#include <asm/fsl_pci.h>
Kumar Galaf9902002008-08-26 23:15:28 -050034#include <asm/fsl_ddr_sdram.h>
Kumar Gala3d020382010-12-15 04:55:20 -060035#include <asm/fsl_serdes.h>
Jon Loeligerde9737d2008-03-04 10:03:03 -060036#include <spd_sdram.h>
Paul Gortmaker68ca8e82009-09-18 19:08:44 -040037#include <netdev.h>
38#include <tsec.h>
Joe Hammanccefae42007-12-13 06:45:08 -060039#include <miiphy.h>
40#include <libfdt.h>
41#include <fdt_support.h>
42
Joe Hammanccefae42007-12-13 06:45:08 -060043DECLARE_GLOBAL_DATA_PTR;
44
Joe Hammanccefae42007-12-13 06:45:08 -060045void local_bus_init(void);
Joe Hammanccefae42007-12-13 06:45:08 -060046
47int board_early_init_f (void)
48{
49 return 0;
50}
51
52int checkboard (void)
53{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054 volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
55 volatile u_char *rev= (void *)CONFIG_SYS_BD_REV;
Joe Hammanccefae42007-12-13 06:45:08 -060056
57 printf ("Board: Wind River SBC8548 Rev. 0x%01x\n",
Paul Gortmaker534e3022009-09-20 20:36:03 -040058 in_8(rev) >> 4);
Joe Hammanccefae42007-12-13 06:45:08 -060059
60 /*
61 * Initialize local bus.
62 */
63 local_bus_init ();
64
Paul Gortmaker534e3022009-09-20 20:36:03 -040065 out_be32(&ecm->eedr, 0xffffffff); /* clear ecm errors */
66 out_be32(&ecm->eeer, 0xffffffff); /* enable ecm errors */
Joe Hammanccefae42007-12-13 06:45:08 -060067 return 0;
68}
69
Joe Hammanccefae42007-12-13 06:45:08 -060070/*
71 * Initialize Local Bus
72 */
73void
74local_bus_init(void)
75{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Becky Bruce0d4cee12010-06-17 11:37:20 -050077 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Joe Hammanccefae42007-12-13 06:45:08 -060078
Paul Gortmakerf5774222011-12-30 23:53:13 -050079 uint clkdiv, lbc_mhz, lcrr = CONFIG_SYS_LBC_LCRR;
Joe Hammanccefae42007-12-13 06:45:08 -060080 sys_info_t sysinfo;
81
82 get_sys_info(&sysinfo);
Paul Gortmakerf5774222011-12-30 23:53:13 -050083
84 lbc_mhz = sysinfo.freqLocalBus / 1000000;
85 clkdiv = sysinfo.freqSystemBus / sysinfo.freqLocalBus;
86
87 debug("LCRR=0x%x, CD=%d, MHz=%d\n", lcrr, clkdiv, lbc_mhz);
Joe Hammanccefae42007-12-13 06:45:08 -060088
Paul Gortmaker534e3022009-09-20 20:36:03 -040089 out_be32(&gur->lbiuiplldcr1, 0x00078080);
Joe Hammanccefae42007-12-13 06:45:08 -060090 if (clkdiv == 16) {
Paul Gortmaker534e3022009-09-20 20:36:03 -040091 out_be32(&gur->lbiuiplldcr0, 0x7c0f1bf0);
Joe Hammanccefae42007-12-13 06:45:08 -060092 } else if (clkdiv == 8) {
Paul Gortmaker534e3022009-09-20 20:36:03 -040093 out_be32(&gur->lbiuiplldcr0, 0x6c0f1bf0);
Joe Hammanccefae42007-12-13 06:45:08 -060094 } else if (clkdiv == 4) {
Paul Gortmaker534e3022009-09-20 20:36:03 -040095 out_be32(&gur->lbiuiplldcr0, 0x5c0f1bf0);
Joe Hammanccefae42007-12-13 06:45:08 -060096 }
97
Paul Gortmakerf5774222011-12-30 23:53:13 -050098 /*
99 * Local Bus Clock > 83.3 MHz. According to timing
100 * specifications set LCRR[EADC] to 2 delay cycles.
101 */
102 if (lbc_mhz > 83) {
103 lcrr &= ~LCRR_EADC;
104 lcrr |= LCRR_EADC_2;
105 }
106
107 /*
108 * According to MPC8548ERMAD Rev. 1.3, 13.3.1.16, 13-30
109 * disable PLL bypass for Local Bus Clock > 83 MHz.
110 */
111 if (lbc_mhz >= 66)
112 lcrr &= (~LCRR_DBYP); /* DLL Enabled */
Joe Hammanccefae42007-12-13 06:45:08 -0600113
Paul Gortmakerf5774222011-12-30 23:53:13 -0500114 else
115 lcrr |= LCRR_DBYP; /* DLL Bypass */
116
117 out_be32(&lbc->lcrr, lcrr);
Joe Hammanccefae42007-12-13 06:45:08 -0600118 asm("sync;isync;msync");
119
Paul Gortmakerf5774222011-12-30 23:53:13 -0500120 /*
121 * According to MPC8548ERMAD Rev.1.3 read back LCRR
122 * and terminate with isync
123 */
124 lcrr = in_be32(&lbc->lcrr);
125 asm ("isync;");
126
127 /* let DLL stabilize */
128 udelay(500);
129
Paul Gortmaker534e3022009-09-20 20:36:03 -0400130 out_be32(&lbc->ltesr, 0xffffffff); /* Clear LBC error IRQs */
131 out_be32(&lbc->lteir, 0xffffffff); /* Enable LBC error IRQs */
Joe Hammanccefae42007-12-13 06:45:08 -0600132}
133
134/*
135 * Initialize SDRAM memory on the Local Bus.
136 */
Becky Bruceb88d3d02010-12-17 17:17:57 -0600137void lbc_sdram_init(void)
Joe Hammanccefae42007-12-13 06:45:08 -0600138{
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400139#if defined(CONFIG_SYS_LBC_SDRAM_SIZE)
Joe Hammanccefae42007-12-13 06:45:08 -0600140
141 uint idx;
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500142 const unsigned long size = CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024;
Becky Bruce0d4cee12010-06-17 11:37:20 -0500143 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144 uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500145 uint *sdram_addr2 = (uint *)(CONFIG_SYS_LBC_SDRAM_BASE + size/2);
Joe Hammanccefae42007-12-13 06:45:08 -0600146
147 puts(" SDRAM: ");
148
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500149 print_size(size, "\n");
Joe Hammanccefae42007-12-13 06:45:08 -0600150
151 /*
152 * Setup SDRAM Base and Option Registers
153 */
Becky Bruce0d4cee12010-06-17 11:37:20 -0500154 set_lbc_or(3, CONFIG_SYS_OR3_PRELIM);
155 set_lbc_br(3, CONFIG_SYS_BR3_PRELIM);
156 set_lbc_or(4, CONFIG_SYS_OR4_PRELIM);
157 set_lbc_br(4, CONFIG_SYS_BR4_PRELIM);
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400158
Paul Gortmaker534e3022009-09-20 20:36:03 -0400159 out_be32(&lbc->lbcr, CONFIG_SYS_LBC_LBCR);
Joe Hammanccefae42007-12-13 06:45:08 -0600160 asm("msync");
161
Paul Gortmaker534e3022009-09-20 20:36:03 -0400162 out_be32(&lbc->lsrt, CONFIG_SYS_LBC_LSRT);
163 out_be32(&lbc->mrtpr, CONFIG_SYS_LBC_MRTPR);
Joe Hammanccefae42007-12-13 06:45:08 -0600164 asm("msync");
165
166 /*
Joe Hammanccefae42007-12-13 06:45:08 -0600167 * Issue PRECHARGE ALL command.
168 */
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500169 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_PCHALL);
Joe Hammanccefae42007-12-13 06:45:08 -0600170 asm("sync;msync");
171 *sdram_addr = 0xff;
172 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500173 *sdram_addr2 = 0xff;
174 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600175 udelay(100);
176
177 /*
178 * Issue 8 AUTO REFRESH commands.
179 */
180 for (idx = 0; idx < 8; idx++) {
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500181 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_ARFRSH);
Joe Hammanccefae42007-12-13 06:45:08 -0600182 asm("sync;msync");
183 *sdram_addr = 0xff;
184 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500185 *sdram_addr2 = 0xff;
186 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600187 udelay(100);
188 }
189
190 /*
191 * Issue 8 MODE-set command.
192 */
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500193 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_MRW);
Joe Hammanccefae42007-12-13 06:45:08 -0600194 asm("sync;msync");
195 *sdram_addr = 0xff;
196 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500197 *sdram_addr2 = 0xff;
198 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600199 udelay(100);
200
201 /*
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500202 * Issue RFEN command.
Joe Hammanccefae42007-12-13 06:45:08 -0600203 */
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500204 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_RFEN);
Joe Hammanccefae42007-12-13 06:45:08 -0600205 asm("sync;msync");
206 *sdram_addr = 0xff;
207 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500208 *sdram_addr2 = 0xff;
209 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600210 udelay(200); /* Overkill. Must wait > 200 bus cycles */
211
212#endif /* enable SDRAM init */
213}
214
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#if defined(CONFIG_SYS_DRAM_TEST)
Joe Hammanccefae42007-12-13 06:45:08 -0600216int
217testdram(void)
218{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219 uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
220 uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
Joe Hammanccefae42007-12-13 06:45:08 -0600221 uint *p;
222
223 printf("Testing DRAM from 0x%08x to 0x%08x\n",
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224 CONFIG_SYS_MEMTEST_START,
225 CONFIG_SYS_MEMTEST_END);
Joe Hammanccefae42007-12-13 06:45:08 -0600226
227 printf("DRAM test phase 1:\n");
228 for (p = pstart; p < pend; p++)
229 *p = 0xaaaaaaaa;
230
231 for (p = pstart; p < pend; p++) {
232 if (*p != 0xaaaaaaaa) {
233 printf ("DRAM test fails at: %08x\n", (uint) p);
234 return 1;
235 }
236 }
237
238 printf("DRAM test phase 2:\n");
239 for (p = pstart; p < pend; p++)
240 *p = 0x55555555;
241
242 for (p = pstart; p < pend; p++) {
243 if (*p != 0x55555555) {
244 printf ("DRAM test fails at: %08x\n", (uint) p);
245 return 1;
246 }
247 }
248
249 printf("DRAM test passed.\n");
250 return 0;
251}
252#endif
253
Paul Gortmakerf78c7ce2009-09-18 19:08:39 -0400254#ifdef CONFIG_PCI1
255static struct pci_controller pci1_hose;
256#endif /* CONFIG_PCI1 */
Joe Hammanccefae42007-12-13 06:45:08 -0600257
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400258#ifdef CONFIG_PCI
Joe Hammanccefae42007-12-13 06:45:08 -0600259void
260pci_init_board(void)
261{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400263 int first_free_busno = 0;
Joe Hammanccefae42007-12-13 06:45:08 -0600264
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400265#ifdef CONFIG_PCI1
Kumar Gala488ec022010-12-17 10:30:44 -0600266 struct fsl_pci_info pci_info;
267 u32 devdisr = in_be32(&gur->devdisr);
268 u32 pordevsr = in_be32(&gur->pordevsr);
269 u32 porpllsr = in_be32(&gur->porpllsr);
270
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400271 if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
272 uint pci_32 = pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32;
273 uint pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
274 uint pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
275 uint pci_speed = CONFIG_SYS_CLK_FREQ; /* get_clock_freq() */
276
Peter Tyser2b91f712010-10-29 17:59:24 -0500277 printf("PCI: Host, %d bit, %s MHz, %s, %s\n",
Joe Hammanccefae42007-12-13 06:45:08 -0600278 (pci_32) ? 32 : 64,
Paul Gortmakerbc4e99c2009-09-18 19:08:40 -0400279 (pci_speed == 33000000) ? "33" :
280 (pci_speed == 66000000) ? "66" : "unknown",
Joe Hammanccefae42007-12-13 06:45:08 -0600281 pci_clk_sel ? "sync" : "async",
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400282 pci_arb ? "arbiter" : "external-arbiter");
Joe Hammanccefae42007-12-13 06:45:08 -0600283
Kumar Gala488ec022010-12-17 10:30:44 -0600284 SET_STD_PCI_INFO(pci_info, 1);
285 set_next_law(pci_info.mem_phys,
286 law_size_bits(pci_info.mem_size), pci_info.law);
287 set_next_law(pci_info.io_phys,
288 law_size_bits(pci_info.io_size), pci_info.law);
289
290 first_free_busno = fsl_pci_init_port(&pci_info,
Kumar Galab83ff072009-11-04 01:29:04 -0600291 &pci1_hose, first_free_busno);
Joe Hammanccefae42007-12-13 06:45:08 -0600292 } else {
Peter Tyser2b91f712010-10-29 17:59:24 -0500293 printf("PCI: disabled\n");
Joe Hammanccefae42007-12-13 06:45:08 -0600294 }
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400295
296 puts("\n");
Joe Hammanccefae42007-12-13 06:45:08 -0600297#else
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400298 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
Joe Hammanccefae42007-12-13 06:45:08 -0600299#endif
300
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400301 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI2); /* disable PCI2 */
Joe Hammanccefae42007-12-13 06:45:08 -0600302
Kumar Gala488ec022010-12-17 10:30:44 -0600303 fsl_pcie_init_board(first_free_busno);
Joe Hammanccefae42007-12-13 06:45:08 -0600304}
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400305#endif
Joe Hammanccefae42007-12-13 06:45:08 -0600306
Paul Gortmaker68ca8e82009-09-18 19:08:44 -0400307int board_eth_init(bd_t *bis)
308{
309 tsec_standard_init(bis);
310 pci_eth_init(bis);
311 return 0; /* otherwise cpu_eth_init gets run */
312}
313
Joe Hammanccefae42007-12-13 06:45:08 -0600314int last_stage_init(void)
315{
316 return 0;
317}
318
319#if defined(CONFIG_OF_BOARD_SETUP)
Kumar Galac10a0c42008-10-21 08:28:33 -0500320void ft_board_setup(void *blob, bd_t *bd)
321{
322 ft_cpu_setup(blob, bd);
Kumar Galad0f27d32010-07-08 22:37:44 -0500323
324#ifdef CONFIG_FSL_PCI_INIT
325 FT_FSL_PCI_SETUP;
Joe Hammanccefae42007-12-13 06:45:08 -0600326#endif
327}
328#endif