blob: f5e41db15673b6c3e1f14205e64fc96bfc1c261e [file] [log] [blame]
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +09001/*
2 * include/configs/alt.h
3 * This file is alt board configuration.
4 *
5 * Copyright (C) 2014 Renesas Electronics Corporation
6 *
7 * SPDX-License-Identifier: GPL-2.0
8 */
9
10#ifndef __ALT_H
11#define __ALT_H
12
13#undef DEBUG
Nobuhiro Iwamatsu7c112732015-10-10 05:58:28 +090014#define CONFIG_ARCH_RMOBILE_BOARD_STRING "Alt"
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090015
Nobuhiro Iwamatsub6169ac2014-11-10 14:34:07 +090016#include "rcar-gen2-common.h"
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090017
Nobuhiro Iwamatsu7c112732015-10-10 05:58:28 +090018#if defined(CONFIG_ARCH_RMOBILE_EXTRAM_BOOT)
Nobuhiro Iwamatsua341e772014-10-31 16:16:28 +090019#define CONFIG_SYS_INIT_SP_ADDR 0x7003FFFC
20#else
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090021#define CONFIG_SYS_INIT_SP_ADDR 0xE633FFFC
Nobuhiro Iwamatsua341e772014-10-31 16:16:28 +090022#endif
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090023#define STACK_AREA_SIZE 0xC000
24#define LOW_LEVEL_MERAM_STACK \
25 (CONFIG_SYS_INIT_SP_ADDR + STACK_AREA_SIZE - 4)
26
27/* MEMORY */
Nobuhiro Iwamatsub6169ac2014-11-10 14:34:07 +090028#define RCAR_GEN2_SDRAM_BASE 0x40000000
29#define RCAR_GEN2_SDRAM_SIZE (1024u * 1024 * 1024)
30#define RCAR_GEN2_UBOOT_SDRAM_SIZE (512 * 1024 * 1024)
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090031
32/* SCIF */
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090033
34/* FLASH */
35#define CONFIG_SPI
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090036#define CONFIG_SPI_FLASH_QUAD
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090037
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090038/* SH Ether */
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090039#define CONFIG_SH_ETHER_USE_PORT 0
40#define CONFIG_SH_ETHER_PHY_ADDR 0x1
41#define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_RMII
42#define CONFIG_SH_ETHER_CACHE_WRITEBACK
43#define CONFIG_SH_ETHER_CACHE_INVALIDATE
44#define CONFIG_SH_ETHER_ALIGNE_SIZE 64
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090045#define CONFIG_BITBANGMII
46#define CONFIG_BITBANGMII_MULTI
47
48/* Board Clock */
49#define RMOBILE_XTAL_CLK 20000000u
50#define CONFIG_SYS_CLK_FREQ RMOBILE_XTAL_CLK
51#define CONFIG_SH_TMU_CLK_FREQ (CONFIG_SYS_CLK_FREQ / 2) /* EXT / 2 */
52#define CONFIG_PLL1_CLK_FREQ (CONFIG_SYS_CLK_FREQ * 156 / 2)
53#define CONFIG_P_CLK_FREQ (CONFIG_PLL1_CLK_FREQ / 24)
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090054
55#define CONFIG_SYS_TMU_CLK_DIV 4
56
57/* i2c */
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090058#define CONFIG_SYS_I2C
59#define CONFIG_SYS_I2C_SH
60#define CONFIG_SYS_I2C_SLAVE 0x7F
61#define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 3
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090062#define CONFIG_SYS_I2C_SH_SPEED0 400000
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090063#define CONFIG_SYS_I2C_SH_SPEED1 400000
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090064#define CONFIG_SYS_I2C_SH_SPEED2 400000
65#define CONFIG_SH_I2C_DATA_HIGH 4
66#define CONFIG_SH_I2C_DATA_LOW 5
67#define CONFIG_SH_I2C_CLOCK 10000000
68
69#define CONFIG_SYS_I2C_POWERIC_ADDR 0x58 /* da9063 */
70
Nobuhiro Iwamatsu8208d9b2014-10-31 16:30:26 +090071/* USB */
Nobuhiro Iwamatsu8208d9b2014-10-31 16:30:26 +090072#define CONFIG_USB_EHCI_RMOBILE
73#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
74
Nobuhiro Iwamatsu86690f52014-12-03 15:30:30 +090075/* MMCIF */
Nobuhiro Iwamatsu86690f52014-12-03 15:30:30 +090076#define CONFIG_SH_MMCIF
77#define CONFIG_SH_MMCIF_ADDR 0xee200000
78#define CONFIG_SH_MMCIF_CLK 48000000
79
Nobuhiro Iwamatsue02f1742014-12-02 16:52:24 +090080/* Module stop status bits */
81/* INTC-RT */
82#define CONFIG_SMSTP0_ENA 0x00400000
83/* MSIF */
84#define CONFIG_SMSTP2_ENA 0x00002000
85/* INTC-SYS, IRQC */
86#define CONFIG_SMSTP4_ENA 0x00000180
87/* SCIF2 */
88#define CONFIG_SMSTP7_ENA 0x00080000
89
Nobuhiro Iwamatsu483729c2014-11-19 14:26:33 +090090/* SDHI */
91#define CONFIG_SH_SDHI_FREQ 97500000
92
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090093#endif /* __ALT_H */