blob: 5f2dcd6d6b9fc2787d171ff0c7cfd11059f621b1 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek76bed832012-09-14 00:55:24 +00002/*
3 * Copyright (C) 2012 Michal Simek <monstr@monstr.eu>
4 * Copyright (C) 2011-2012 Xilinx, Inc. All rights reserved.
Michal Simek76bed832012-09-14 00:55:24 +00005 */
6
Michal Simekeea9d962016-07-14 14:40:03 +02007#include <clk.h>
Michal Simek76bed832012-09-14 00:55:24 +00008#include <common.h>
Simon Glass23d9b622015-10-17 19:41:27 -06009#include <debug_uart.h>
10#include <dm.h>
Simon Glass091f6a32015-10-17 19:41:22 -060011#include <errno.h>
Michal Simek3554b2b2014-02-24 11:16:33 +010012#include <fdtdec.h>
Simon Glass0f2af882020-05-10 11:40:05 -060013#include <log.h>
Michal Simek76bed832012-09-14 00:55:24 +000014#include <watchdog.h>
15#include <asm/io.h>
Simon Glass9bc15642020-02-03 07:36:16 -070016#include <dm/device_compat.h>
Michal Simek76bed832012-09-14 00:55:24 +000017#include <linux/compiler.h>
18#include <serial.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070019#include <linux/err.h>
Michal Simek76bed832012-09-14 00:55:24 +000020
Michal Simek5e3c4c72018-06-14 11:13:41 +020021#define ZYNQ_UART_SR_TXACTIVE BIT(11) /* TX active */
Michal Simek6b8dcec2018-06-14 09:43:34 +020022#define ZYNQ_UART_SR_TXFULL BIT(4) /* TX FIFO full */
Michal Simek5e3c4c72018-06-14 11:13:41 +020023#define ZYNQ_UART_SR_RXEMPTY BIT(1) /* RX FIFO empty */
Michal Simek76bed832012-09-14 00:55:24 +000024
Michal Simek5e3c4c72018-06-14 11:13:41 +020025#define ZYNQ_UART_CR_TX_EN BIT(4) /* TX enabled */
26#define ZYNQ_UART_CR_RX_EN BIT(2) /* RX enabled */
27#define ZYNQ_UART_CR_TXRST BIT(1) /* TX logic reset */
28#define ZYNQ_UART_CR_RXRST BIT(0) /* RX logic reset */
Michal Simek76bed832012-09-14 00:55:24 +000029
30#define ZYNQ_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */
31
Michal Simek76bed832012-09-14 00:55:24 +000032struct uart_zynq {
Michal Simek0c33c0f2015-01-07 15:00:47 +010033 u32 control; /* 0x0 - Control Register [8:0] */
34 u32 mode; /* 0x4 - Mode Register [10:0] */
Michal Simek76bed832012-09-14 00:55:24 +000035 u32 reserved1[4];
Michal Simek0c33c0f2015-01-07 15:00:47 +010036 u32 baud_rate_gen; /* 0x18 - Baud Rate Generator [15:0] */
Michal Simek76bed832012-09-14 00:55:24 +000037 u32 reserved2[4];
Michal Simek0c33c0f2015-01-07 15:00:47 +010038 u32 channel_sts; /* 0x2c - Channel Status [11:0] */
39 u32 tx_rx_fifo; /* 0x30 - FIFO [15:0] or [7:0] */
40 u32 baud_rate_divider; /* 0x34 - Baud Rate Divider [7:0] */
Michal Simek76bed832012-09-14 00:55:24 +000041};
42
Michal Simekf104c552018-06-14 10:32:27 +020043struct zynq_uart_platdata {
Simon Glass23d9b622015-10-17 19:41:27 -060044 struct uart_zynq *regs;
Michal Simek20d1ebf2013-12-19 23:38:58 +053045};
46
Michal Simekb3f33102020-03-24 11:31:42 +010047/* Set up the baud rate */
Simon Glass091f6a32015-10-17 19:41:22 -060048static void _uart_zynq_serial_setbrg(struct uart_zynq *regs,
49 unsigned long clock, unsigned long baud)
Michal Simek76bed832012-09-14 00:55:24 +000050{
51 /* Calculation results. */
52 unsigned int calc_bauderror, bdiv, bgen;
53 unsigned long calc_baud = 0;
Michal Simek76bed832012-09-14 00:55:24 +000054
Michal Simek1a4d32e2015-04-15 13:05:06 +020055 /* Covering case where input clock is so slow */
Simon Glass091f6a32015-10-17 19:41:22 -060056 if (clock < 1000000 && baud > 4800)
57 baud = 4800;
Michal Simek1a4d32e2015-04-15 13:05:06 +020058
Michal Simek76bed832012-09-14 00:55:24 +000059 /* master clock
60 * Baud rate = ------------------
61 * bgen * (bdiv + 1)
62 *
63 * Find acceptable values for baud generation.
64 */
65 for (bdiv = 4; bdiv < 255; bdiv++) {
66 bgen = clock / (baud * (bdiv + 1));
67 if (bgen < 2 || bgen > 65535)
68 continue;
69
70 calc_baud = clock / (bgen * (bdiv + 1));
71
72 /*
73 * Use first calculated baudrate with
74 * an acceptable (<3%) error
75 */
76 if (baud > calc_baud)
77 calc_bauderror = baud - calc_baud;
78 else
79 calc_bauderror = calc_baud - baud;
80 if (((calc_bauderror * 100) / baud) < 3)
81 break;
82 }
83
84 writel(bdiv, &regs->baud_rate_divider);
85 writel(bgen, &regs->baud_rate_gen);
86}
87
Simon Glass091f6a32015-10-17 19:41:22 -060088/* Initialize the UART, with...some settings. */
89static void _uart_zynq_serial_init(struct uart_zynq *regs)
90{
Michal Simek76bed832012-09-14 00:55:24 +000091 /* RX/TX enabled & reset */
92 writel(ZYNQ_UART_CR_TX_EN | ZYNQ_UART_CR_RX_EN | ZYNQ_UART_CR_TXRST | \
93 ZYNQ_UART_CR_RXRST, &regs->control);
94 writel(ZYNQ_UART_MR_PARITY_NONE, &regs->mode); /* 8 bit, no parity */
Simon Glass091f6a32015-10-17 19:41:22 -060095}
96
Simon Glass091f6a32015-10-17 19:41:22 -060097static int _uart_zynq_serial_putc(struct uart_zynq *regs, const char c)
98{
Michal Simek6b8dcec2018-06-14 09:43:34 +020099 if (readl(&regs->channel_sts) & ZYNQ_UART_SR_TXFULL)
Simon Glass091f6a32015-10-17 19:41:22 -0600100 return -EAGAIN;
101
102 writel(c, &regs->tx_rx_fifo);
103
104 return 0;
105}
106
Michal Simek8d5f8432018-06-14 11:19:57 +0200107static int zynq_serial_setbrg(struct udevice *dev, int baudrate)
Michal Simek76bed832012-09-14 00:55:24 +0000108{
Michal Simekf104c552018-06-14 10:32:27 +0200109 struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
Michal Simekeea9d962016-07-14 14:40:03 +0200110 unsigned long clock;
Michal Simek76bed832012-09-14 00:55:24 +0000111
Michal Simekeea9d962016-07-14 14:40:03 +0200112 int ret;
113 struct clk clk;
114
115 ret = clk_get_by_index(dev, 0, &clk);
116 if (ret < 0) {
117 dev_err(dev, "failed to get clock\n");
118 return ret;
119 }
120
121 clock = clk_get_rate(&clk);
122 if (IS_ERR_VALUE(clock)) {
123 dev_err(dev, "failed to get rate\n");
124 return clock;
125 }
126 debug("%s: CLK %ld\n", __func__, clock);
127
128 ret = clk_enable(&clk);
129 if (ret && ret != -ENOSYS) {
130 dev_err(dev, "failed to enable clock\n");
131 return ret;
132 }
Stefan Herbrechtsmeiere67c6c42017-01-17 16:27:30 +0100133
Michal Simekf104c552018-06-14 10:32:27 +0200134 _uart_zynq_serial_setbrg(platdata->regs, clock, baudrate);
Michal Simek76bed832012-09-14 00:55:24 +0000135
Simon Glass23d9b622015-10-17 19:41:27 -0600136 return 0;
Michal Simek76bed832012-09-14 00:55:24 +0000137}
138
Simon Glass23d9b622015-10-17 19:41:27 -0600139static int zynq_serial_probe(struct udevice *dev)
Michal Simek76bed832012-09-14 00:55:24 +0000140{
Michal Simekf104c552018-06-14 10:32:27 +0200141 struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
Michal Simekb3f33102020-03-24 11:31:42 +0100142 struct uart_zynq *regs = platdata->regs;
143 u32 val;
Michal Simek76bed832012-09-14 00:55:24 +0000144
Michal Simekb3f33102020-03-24 11:31:42 +0100145 /* No need to reinitialize the UART if TX already enabled */
146 val = readl(&regs->control);
147 if (val & ZYNQ_UART_CR_TX_EN)
Michal Simeke68f4ab2018-06-14 10:41:35 +0200148 return 0;
149
Michal Simekf104c552018-06-14 10:32:27 +0200150 _uart_zynq_serial_init(platdata->regs);
Michal Simek76bed832012-09-14 00:55:24 +0000151
Simon Glass23d9b622015-10-17 19:41:27 -0600152 return 0;
Michal Simek76bed832012-09-14 00:55:24 +0000153}
154
Simon Glass23d9b622015-10-17 19:41:27 -0600155static int zynq_serial_getc(struct udevice *dev)
Michal Simek76bed832012-09-14 00:55:24 +0000156{
Michal Simekf104c552018-06-14 10:32:27 +0200157 struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
158 struct uart_zynq *regs = platdata->regs;
Simon Glass23d9b622015-10-17 19:41:27 -0600159
160 if (readl(&regs->channel_sts) & ZYNQ_UART_SR_RXEMPTY)
161 return -EAGAIN;
Michal Simek76bed832012-09-14 00:55:24 +0000162
Michal Simek76bed832012-09-14 00:55:24 +0000163 return readl(&regs->tx_rx_fifo);
164}
165
Simon Glass23d9b622015-10-17 19:41:27 -0600166static int zynq_serial_putc(struct udevice *dev, const char ch)
167{
Michal Simekf104c552018-06-14 10:32:27 +0200168 struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
Michal Simek76bed832012-09-14 00:55:24 +0000169
Michal Simekf104c552018-06-14 10:32:27 +0200170 return _uart_zynq_serial_putc(platdata->regs, ch);
Michal Simek76bed832012-09-14 00:55:24 +0000171}
172
Simon Glass23d9b622015-10-17 19:41:27 -0600173static int zynq_serial_pending(struct udevice *dev, bool input)
Michal Simek76bed832012-09-14 00:55:24 +0000174{
Michal Simekf104c552018-06-14 10:32:27 +0200175 struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
176 struct uart_zynq *regs = platdata->regs;
Michal Simek3554b2b2014-02-24 11:16:33 +0100177
Simon Glass23d9b622015-10-17 19:41:27 -0600178 if (input)
179 return !(readl(&regs->channel_sts) & ZYNQ_UART_SR_RXEMPTY);
180 else
181 return !!(readl(&regs->channel_sts) & ZYNQ_UART_SR_TXACTIVE);
182}
Michal Simek3554b2b2014-02-24 11:16:33 +0100183
Simon Glass23d9b622015-10-17 19:41:27 -0600184static int zynq_serial_ofdata_to_platdata(struct udevice *dev)
185{
Michal Simekf104c552018-06-14 10:32:27 +0200186 struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
Michal Simek3554b2b2014-02-24 11:16:33 +0100187
Michal Simekf104c552018-06-14 10:32:27 +0200188 platdata->regs = (struct uart_zynq *)dev_read_addr(dev);
189 if (IS_ERR(platdata->regs))
190 return PTR_ERR(platdata->regs);
Michal Simek3554b2b2014-02-24 11:16:33 +0100191
Simon Glass23d9b622015-10-17 19:41:27 -0600192 return 0;
Michal Simek3554b2b2014-02-24 11:16:33 +0100193}
Tom Rini354531e2012-10-08 14:46:23 -0700194
Simon Glass23d9b622015-10-17 19:41:27 -0600195static const struct dm_serial_ops zynq_serial_ops = {
196 .putc = zynq_serial_putc,
197 .pending = zynq_serial_pending,
198 .getc = zynq_serial_getc,
199 .setbrg = zynq_serial_setbrg,
200};
201
202static const struct udevice_id zynq_serial_ids[] = {
203 { .compatible = "xlnx,xuartps" },
204 { .compatible = "cdns,uart-r1p8" },
Michal Simekf0a71d02016-01-14 11:45:52 +0100205 { .compatible = "cdns,uart-r1p12" },
Simon Glass23d9b622015-10-17 19:41:27 -0600206 { }
207};
208
Michal Simek49e12762015-12-01 14:29:34 +0100209U_BOOT_DRIVER(serial_zynq) = {
Simon Glass23d9b622015-10-17 19:41:27 -0600210 .name = "serial_zynq",
211 .id = UCLASS_SERIAL,
212 .of_match = zynq_serial_ids,
213 .ofdata_to_platdata = zynq_serial_ofdata_to_platdata,
Michal Simekf104c552018-06-14 10:32:27 +0200214 .platdata_auto_alloc_size = sizeof(struct zynq_uart_platdata),
Simon Glass23d9b622015-10-17 19:41:27 -0600215 .probe = zynq_serial_probe,
216 .ops = &zynq_serial_ops,
Simon Glass23d9b622015-10-17 19:41:27 -0600217};
Simon Glass091f6a32015-10-17 19:41:22 -0600218
219#ifdef CONFIG_DEBUG_UART_ZYNQ
Michal Simekd9afb232016-01-05 12:49:21 +0100220static inline void _debug_uart_init(void)
Simon Glass091f6a32015-10-17 19:41:22 -0600221{
222 struct uart_zynq *regs = (struct uart_zynq *)CONFIG_DEBUG_UART_BASE;
223
224 _uart_zynq_serial_init(regs);
225 _uart_zynq_serial_setbrg(regs, CONFIG_DEBUG_UART_CLOCK,
226 CONFIG_BAUDRATE);
227}
228
229static inline void _debug_uart_putc(int ch)
230{
231 struct uart_zynq *regs = (struct uart_zynq *)CONFIG_DEBUG_UART_BASE;
232
233 while (_uart_zynq_serial_putc(regs, ch) == -EAGAIN)
234 WATCHDOG_RESET();
235}
236
237DEBUG_UART_FUNCS
238
239#endif