blob: cf02d37b0199ae37b75dac715807015d6fb1f9bd [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jon Loeliger36c0b342007-10-16 13:54:01 -05002/*
Zhao Chenhuicab87a22011-08-24 13:20:06 +08003 * Copyright 2007,2009-2011 Freescale Semiconductor, Inc.
Jon Loeliger36c0b342007-10-16 13:54:01 -05004 */
Jon Loeligerca7aff12008-01-04 11:58:23 -06005
Jon Loeliger36c0b342007-10-16 13:54:01 -05006#include <common.h>
7#include <command.h>
Simon Glass18afe102019-11-14 12:57:47 -07008#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -06009#include <log.h>
Simon Glass274e0b02020-05-10 11:39:56 -060010#include <net.h>
Jon Loeliger36c0b342007-10-16 13:54:01 -050011#include <pci.h>
12#include <asm/processor.h>
13#include <asm/immap_86xx.h>
Kumar Gala9bbd6432009-04-02 13:22:48 -050014#include <asm/fsl_pci.h>
York Sunf0626592013-09-30 09:22:09 -070015#include <fsl_ddr_sdram.h>
Kumar Gala3d020382010-12-15 04:55:20 -060016#include <asm/fsl_serdes.h>
Jon Loeligerca7aff12008-01-04 11:58:23 -060017#include <i2c.h>
Jon Loeliger36c0b342007-10-16 13:54:01 -050018#include <asm/io.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090019#include <linux/libfdt.h>
Jon Loeliger6bb38c42008-01-04 12:07:27 -060020#include <fdt_support.h>
Jon Loeligerde9737d2008-03-04 10:03:03 -060021#include <spd_sdram.h>
Ben Warren2f2b6b62008-08-31 22:22:04 -070022#include <netdev.h>
Jon Loeliger36c0b342007-10-16 13:54:01 -050023
Simon Glass39f90ba2017-03-31 08:40:25 -060024DECLARE_GLOBAL_DATA_PTR;
25
Jon Loeliger36c0b342007-10-16 13:54:01 -050026void sdram_init(void);
Becky Brucecc064ed2008-10-31 17:13:32 -050027phys_size_t fixed_sdram(void);
Timur Tabie6044632010-08-31 19:56:43 -050028int mpc8610hpcd_diu_init(void);
Jon Loeligerca7aff12008-01-04 11:58:23 -060029
Jon Loeliger36c0b342007-10-16 13:54:01 -050030
31/* called before any console output */
32int board_early_init_f(void)
33{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
Jon Loeliger36c0b342007-10-16 13:54:01 -050035 volatile ccsr_gur_t *gur = &immap->im_gur;
36
York Sunb7145172007-10-29 13:58:39 -050037 gur->gpiocr |= 0x88aa5500; /* DIU16, IR1, UART0, UART2 */
Jon Loeliger36c0b342007-10-16 13:54:01 -050038
39 return 0;
40}
41
York Sunb7145172007-10-29 13:58:39 -050042int misc_init_r(void)
43{
44 u8 tmp_val, version;
Kumar Gala146c4b22009-07-22 10:12:39 -050045 u8 *pixis_base = (u8 *)PIXIS_BASE;
York Sunb7145172007-10-29 13:58:39 -050046
47 /*Do not use 8259PIC*/
Kumar Gala146c4b22009-07-22 10:12:39 -050048 tmp_val = in_8(pixis_base + PIXIS_BRDCFG0);
49 out_8(pixis_base + PIXIS_BRDCFG0, tmp_val | 0x80);
York Sunb7145172007-10-29 13:58:39 -050050
51 /*For FPGA V7 or higher, set the IRQMAPSEL to 0 to use MAP0 interrupt*/
Kumar Gala146c4b22009-07-22 10:12:39 -050052 version = in_8(pixis_base + PIXIS_PVER);
York Sunb7145172007-10-29 13:58:39 -050053 if(version >= 0x07) {
Kumar Gala146c4b22009-07-22 10:12:39 -050054 tmp_val = in_8(pixis_base + PIXIS_BRDCFG0);
55 out_8(pixis_base + PIXIS_BRDCFG0, tmp_val & 0xbf);
York Sunb7145172007-10-29 13:58:39 -050056 }
57
58 /* Using this for DIU init before the driver in linux takes over
59 * Enable the TFP410 Encoder (I2C address 0x38)
60 */
61
62 tmp_val = 0xBF;
63 i2c_write(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
64 /* Verify if enabled */
65 tmp_val = 0;
66 i2c_read(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
Marek Vasute5eecd52011-10-21 14:17:09 +000067 debug("DVI Encoder Read: 0x%02x\n", tmp_val);
York Sunb7145172007-10-29 13:58:39 -050068
69 tmp_val = 0x10;
70 i2c_write(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
71 /* Verify if enabled */
72 tmp_val = 0;
73 i2c_read(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
Marek Vasute5eecd52011-10-21 14:17:09 +000074 debug("DVI Encoder Read: 0x%02x\n", tmp_val);
York Sunb7145172007-10-29 13:58:39 -050075
York Sunb7145172007-10-29 13:58:39 -050076 return 0;
77}
78
Jon Loeliger36c0b342007-10-16 13:54:01 -050079int checkboard(void)
80{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
Jon Loeliger36c0b342007-10-16 13:54:01 -050082 volatile ccsr_local_mcm_t *mcm = &immap->im_local_mcm;
Kumar Gala146c4b22009-07-22 10:12:39 -050083 u8 *pixis_base = (u8 *)PIXIS_BASE;
Jon Loeliger36c0b342007-10-16 13:54:01 -050084
Timur Tabi69aa1932011-04-28 13:41:20 -050085 printf ("Board: MPC8610HPCD, Sys ID: 0x%02x, "
86 "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
Kumar Gala146c4b22009-07-22 10:12:39 -050087 in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
88 in_8(pixis_base + PIXIS_PVER));
Jon Loeliger36c0b342007-10-16 13:54:01 -050089
Timur Tabi69aa1932011-04-28 13:41:20 -050090 /*
91 * The MPC8610 HPCD workbook says that LBMAP=11 is the "normal" boot
92 * bank and LBMAP=00 is the alternate bank. However, the pixis
93 * altbank code can only set bits, not clear them, so we treat 00 as
94 * the normal bank and 11 as the alternate.
95 */
96 switch (in_8(pixis_base + PIXIS_VBOOT) & 0xC0) {
97 case 0:
98 puts("vBank: Standard\n");
99 break;
100 case 0x40:
101 puts("Promjet\n");
102 break;
103 case 0x80:
104 puts("NAND\n");
105 break;
106 case 0xC0:
107 puts("vBank: Alternate\n");
108 break;
109 }
110
Jon Loeliger36c0b342007-10-16 13:54:01 -0500111 mcm->abcr |= 0x00010000; /* 0 */
112 mcm->hpmr3 = 0x80000008; /* 4c */
113 mcm->hpmr0 = 0;
114 mcm->hpmr1 = 0;
115 mcm->hpmr2 = 0;
116 mcm->hpmr4 = 0;
117 mcm->hpmr5 = 0;
118
119 return 0;
120}
121
122
Simon Glassd35f3382017-04-06 12:47:05 -0600123int dram_init(void)
Jon Loeliger36c0b342007-10-16 13:54:01 -0500124{
Becky Brucecc064ed2008-10-31 17:13:32 -0500125 phys_size_t dram_size = 0;
Jon Loeliger36c0b342007-10-16 13:54:01 -0500126
127#if defined(CONFIG_SPD_EEPROM)
Jon Loeliger54634b42008-08-26 15:01:36 -0500128 dram_size = fsl_ddr_sdram();
Jon Loeliger36c0b342007-10-16 13:54:01 -0500129#else
130 dram_size = fixed_sdram();
131#endif
132
Timur Tabi107e9cd2010-03-29 12:51:07 -0500133 setup_ddr_bat(dram_size);
134
Wolfgang Denkf2bbb532011-07-25 10:13:53 +0200135 debug(" DDR: ");
Simon Glass39f90ba2017-03-31 08:40:25 -0600136 gd->ram_size = dram_size;
137
138 return 0;
Jon Loeliger36c0b342007-10-16 13:54:01 -0500139}
140
141
Jon Loeliger36c0b342007-10-16 13:54:01 -0500142#if !defined(CONFIG_SPD_EEPROM)
143/*
144 * Fixed sdram init -- doesn't use serial presence detect.
145 */
146
Becky Brucecc064ed2008-10-31 17:13:32 -0500147phys_size_t fixed_sdram(void)
Jon Loeliger36c0b342007-10-16 13:54:01 -0500148{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#if !defined(CONFIG_SYS_RAMBOOT)
150 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
York Suna21803d2013-11-18 10:29:32 -0800151 struct ccsr_ddr __iomem *ddr = &immap->im_ddr1;
Jon Loeliger36c0b342007-10-16 13:54:01 -0500152 uint d_init;
153
154 ddr->cs0_bnds = 0x0000001f;
155 ddr->cs0_config = 0x80010202;
156
Kumar Gala3af779b2008-04-29 10:27:08 -0500157 ddr->timing_cfg_3 = 0x00000000;
Jon Loeliger36c0b342007-10-16 13:54:01 -0500158 ddr->timing_cfg_0 = 0x00260802;
159 ddr->timing_cfg_1 = 0x3935d322;
160 ddr->timing_cfg_2 = 0x14904cc8;
Peter Tyseraf5829cb2009-07-17 10:14:45 -0500161 ddr->sdram_mode = 0x00480432;
Jon Loeliger36c0b342007-10-16 13:54:01 -0500162 ddr->sdram_mode_2 = 0x00000000;
163 ddr->sdram_interval = 0x06180fff; /* 0x06180100; */
164 ddr->sdram_data_init = 0xDEADBEEF;
165 ddr->sdram_clk_cntl = 0x03800000;
166 ddr->sdram_cfg_2 = 0x04400010;
167
168#if defined(CONFIG_DDR_ECC)
169 ddr->err_int_en = 0x0000000d;
170 ddr->err_disable = 0x00000000;
171 ddr->err_sbe = 0x00010000;
172#endif
173 asm("sync;isync");
174
175 udelay(500);
176
Peter Tyseraf5829cb2009-07-17 10:14:45 -0500177 ddr->sdram_cfg = 0xc3000000; /* 0xe3008000;*/
Jon Loeliger36c0b342007-10-16 13:54:01 -0500178
179
180#if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
181 d_init = 1;
182 debug("DDR - 1st controller: memory initializing\n");
183 /*
184 * Poll until memory is initialized.
185 * 512 Meg at 400 might hit this 200 times or so.
186 */
187 while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0)
188 udelay(1000);
189
190 debug("DDR: memory initialized\n\n");
191 asm("sync; isync");
192 udelay(500);
193#endif
194
195 return 512 * 1024 * 1024;
196#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197 return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
Jon Loeliger36c0b342007-10-16 13:54:01 -0500198}
199
200#endif
201
202#if defined(CONFIG_PCI)
203/*
204 * Initialize PCI Devices, report devices found.
205 */
206
207#ifndef CONFIG_PCI_PNP
208static struct pci_config_table pci_fsl86xxads_config_table[] = {
209 {PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
210 PCI_IDSEL_NUMBER, PCI_ANY_ID,
211 pci_cfgfunc_config_device, {PCI_ENET0_IOADDR,
212 PCI_ENET0_MEMADDR,
213 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER} },
214 {}
215};
216#endif
217
218
Zhao Chenhuicab87a22011-08-24 13:20:06 +0800219static struct pci_controller pci1_hose;
Jon Loeliger36c0b342007-10-16 13:54:01 -0500220#endif /* CONFIG_PCI */
221
Jon Loeliger36c0b342007-10-16 13:54:01 -0500222void pci_init_board(void)
223{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224 volatile immap_t *immap = (immap_t *) CONFIG_SYS_CCSRBAR;
Jon Loeliger36c0b342007-10-16 13:54:01 -0500225 volatile ccsr_gur_t *gur = &immap->im_gur;
Kumar Galad0142ce2010-12-17 10:42:33 -0600226 struct fsl_pci_info pci_info;
Wolfgang Denk01a95322011-11-29 22:17:54 +0000227 u32 devdisr;
Kumar Galad0142ce2010-12-17 10:42:33 -0600228 int first_free_busno;
229 int pci_agent;
Jon Loeliger36c0b342007-10-16 13:54:01 -0500230
Kumar Galab031a562009-11-04 12:51:10 -0600231 devdisr = in_be32(&gur->devdisr);
Jon Loeliger36c0b342007-10-16 13:54:01 -0500232
Kumar Galad0142ce2010-12-17 10:42:33 -0600233 first_free_busno = fsl_pcie_init_board(0);
Jon Loeliger36c0b342007-10-16 13:54:01 -0500234
235#ifdef CONFIG_PCI1
Kumar Galab031a562009-11-04 12:51:10 -0600236 if (!(devdisr & MPC86xx_DEVDISR_PCI1)) {
Kumar Galad0142ce2010-12-17 10:42:33 -0600237 SET_STD_PCI_INFO(pci_info, 1);
238 set_next_law(pci_info.mem_phys,
239 law_size_bits(pci_info.mem_size), pci_info.law);
240 set_next_law(pci_info.io_phys,
241 law_size_bits(pci_info.io_size), pci_info.law);
242
243 pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs);
Peter Tyser2b91f712010-10-29 17:59:24 -0500244 printf("PCI: connected to PCI slots as %s" \
Kumar Galab031a562009-11-04 12:51:10 -0600245 " (base address %lx)\n",
Jon Loeliger36c0b342007-10-16 13:54:01 -0500246 pci_agent ? "Agent" : "Host",
Kumar Galad0142ce2010-12-17 10:42:33 -0600247 pci_info.regs);
Zhao Chenhuicab87a22011-08-24 13:20:06 +0800248#ifndef CONFIG_PCI_PNP
249 pci1_hose.config_table = pci_mpc86xxcts_config_table;
250#endif
Kumar Galad0142ce2010-12-17 10:42:33 -0600251 first_free_busno = fsl_pci_init_port(&pci_info,
Kumar Galab031a562009-11-04 12:51:10 -0600252 &pci1_hose, first_free_busno);
253 } else {
Peter Tyser2b91f712010-10-29 17:59:24 -0500254 printf("PCI: disabled\n");
Kumar Galab031a562009-11-04 12:51:10 -0600255 }
Jon Loeliger36c0b342007-10-16 13:54:01 -0500256
Kumar Galab031a562009-11-04 12:51:10 -0600257 puts("\n");
258#else
259 setbits_be32(&gur->devdisr, MPC86xx_DEVDISR_PCI1); /* disable */
260#endif
Kumar Galad0142ce2010-12-17 10:42:33 -0600261
262 fsl_pcie_init_board(first_free_busno);
Jon Loeliger36c0b342007-10-16 13:54:01 -0500263}
264
Jon Loeliger6bb38c42008-01-04 12:07:27 -0600265#if defined(CONFIG_OF_BOARD_SETUP)
Simon Glass2aec3cc2014-10-23 18:58:47 -0600266int ft_board_setup(void *blob, bd_t *bd)
Jon Loeliger36c0b342007-10-16 13:54:01 -0500267{
Peter Tyserb024b802009-09-21 23:09:28 -0500268 ft_cpu_setup(blob, bd);
Jon Loeliger6bb38c42008-01-04 12:07:27 -0600269
Kumar Galad0f27d32010-07-08 22:37:44 -0500270 FT_FSL_PCI_SETUP;
Simon Glass2aec3cc2014-10-23 18:58:47 -0600271
272 return 0;
Jon Loeliger36c0b342007-10-16 13:54:01 -0500273}
274#endif
275
276/*
277 * get_board_sys_clk
278 * Reads the FPGA on board for CONFIG_SYS_CLK_FREQ
279 */
280
281unsigned long
282get_board_sys_clk(ulong dummy)
283{
York Sunb7145172007-10-29 13:58:39 -0500284 u8 i;
Jon Loeliger36c0b342007-10-16 13:54:01 -0500285 ulong val = 0;
Kumar Gala146c4b22009-07-22 10:12:39 -0500286 u8 *pixis_base = (u8 *)PIXIS_BASE;
Jon Loeliger36c0b342007-10-16 13:54:01 -0500287
Kumar Gala146c4b22009-07-22 10:12:39 -0500288 i = in_8(pixis_base + PIXIS_SPD);
Jon Loeliger36c0b342007-10-16 13:54:01 -0500289 i &= 0x07;
290
291 switch (i) {
292 case 0:
293 val = 33333000;
294 break;
295 case 1:
296 val = 39999600;
297 break;
298 case 2:
299 val = 49999500;
300 break;
301 case 3:
302 val = 66666000;
303 break;
304 case 4:
305 val = 83332500;
306 break;
307 case 5:
308 val = 99999000;
309 break;
310 case 6:
311 val = 133332000;
312 break;
313 case 7:
314 val = 166665000;
315 break;
316 }
317
318 return val;
319}
Ben Warrened63bcc2008-07-11 23:42:19 -0700320
Ben Warrened63bcc2008-07-11 23:42:19 -0700321int board_eth_init(bd_t *bis)
322{
Ben Warren2f2b6b62008-08-31 22:22:04 -0700323 return pci_eth_init(bis);
Ben Warrened63bcc2008-07-11 23:42:19 -0700324}
Peter Tyser69454402009-02-05 11:25:25 -0600325
326void board_reset(void)
327{
Kumar Gala146c4b22009-07-22 10:12:39 -0500328 u8 *pixis_base = (u8 *)PIXIS_BASE;
329
330 out_8(pixis_base + PIXIS_RST, 0);
Peter Tyser69454402009-02-05 11:25:25 -0600331
332 while (1)
333 ;
334}