blob: b00e48585526e021a145aed6bdc0e1a519aa0f93 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05302/**
3 * core.h - DesignWare USB3 DRD Core Header
4 *
Kishon Vijay Abraham Id1e431a2015-02-23 18:39:52 +05305 * Copyright (C) 2015 Texas Instruments Incorporated - http://www.ti.com
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05306 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9 *
Kishon Vijay Abraham Id1e431a2015-02-23 18:39:52 +053010 * Taken from Linux Kernel v3.19-rc1 (drivers/usb/dwc3/core.h) and ported
11 * to uboot.
12 *
13 * commit 460d098cb6 : usb: dwc3: make HIRD threshold configurable
14 *
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053015 */
16
17#ifndef __DRIVERS_USB_DWC3_CORE_H
18#define __DRIVERS_USB_DWC3_CORE_H
19
Simon Glass4dcacfc2020-05-10 11:40:13 -060020#include <linux/bitops.h>
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053021#include <linux/ioport.h>
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053022
23#include <linux/usb/ch9.h>
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053024#include <linux/usb/otg.h>
25
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053026#define DWC3_MSG_MAX 500
27
28/* Global constants */
29#define DWC3_EP0_BOUNCE_SIZE 512
30#define DWC3_ENDPOINTS_NUM 32
31#define DWC3_XHCI_RESOURCES_NUM 2
32
33#define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
34#define DWC3_EVENT_SIZE 4 /* bytes */
35#define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */
36#define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
37#define DWC3_EVENT_TYPE_MASK 0xfe
38
39#define DWC3_EVENT_TYPE_DEV 0
40#define DWC3_EVENT_TYPE_CARKIT 3
41#define DWC3_EVENT_TYPE_I2C 4
42
43#define DWC3_DEVICE_EVENT_DISCONNECT 0
44#define DWC3_DEVICE_EVENT_RESET 1
45#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
46#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
47#define DWC3_DEVICE_EVENT_WAKEUP 4
48#define DWC3_DEVICE_EVENT_HIBER_REQ 5
49#define DWC3_DEVICE_EVENT_EOPF 6
50#define DWC3_DEVICE_EVENT_SOF 7
51#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
52#define DWC3_DEVICE_EVENT_CMD_CMPL 10
53#define DWC3_DEVICE_EVENT_OVERFLOW 11
54
55#define DWC3_GEVNTCOUNT_MASK 0xfffc
56#define DWC3_GSNPSID_MASK 0xffff0000
57#define DWC3_GSNPSREV_MASK 0xffff
58
59/* DWC3 registers memory space boundries */
60#define DWC3_XHCI_REGS_START 0x0
61#define DWC3_XHCI_REGS_END 0x7fff
62#define DWC3_GLOBALS_REGS_START 0xc100
63#define DWC3_GLOBALS_REGS_END 0xc6ff
64#define DWC3_DEVICE_REGS_START 0xc700
65#define DWC3_DEVICE_REGS_END 0xcbff
66#define DWC3_OTG_REGS_START 0xcc00
67#define DWC3_OTG_REGS_END 0xccff
68
69/* Global Registers */
70#define DWC3_GSBUSCFG0 0xc100
71#define DWC3_GSBUSCFG1 0xc104
72#define DWC3_GTXTHRCFG 0xc108
73#define DWC3_GRXTHRCFG 0xc10c
74#define DWC3_GCTL 0xc110
75#define DWC3_GEVTEN 0xc114
76#define DWC3_GSTS 0xc118
77#define DWC3_GSNPSID 0xc120
78#define DWC3_GGPIO 0xc124
79#define DWC3_GUID 0xc128
80#define DWC3_GUCTL 0xc12c
81#define DWC3_GBUSERRADDR0 0xc130
82#define DWC3_GBUSERRADDR1 0xc134
83#define DWC3_GPRTBIMAP0 0xc138
84#define DWC3_GPRTBIMAP1 0xc13c
85#define DWC3_GHWPARAMS0 0xc140
86#define DWC3_GHWPARAMS1 0xc144
87#define DWC3_GHWPARAMS2 0xc148
88#define DWC3_GHWPARAMS3 0xc14c
89#define DWC3_GHWPARAMS4 0xc150
90#define DWC3_GHWPARAMS5 0xc154
91#define DWC3_GHWPARAMS6 0xc158
92#define DWC3_GHWPARAMS7 0xc15c
93#define DWC3_GDBGFIFOSPACE 0xc160
94#define DWC3_GDBGLTSSM 0xc164
95#define DWC3_GPRTBIMAP_HS0 0xc180
96#define DWC3_GPRTBIMAP_HS1 0xc184
97#define DWC3_GPRTBIMAP_FS0 0xc188
98#define DWC3_GPRTBIMAP_FS1 0xc18c
99
100#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
101#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
102
103#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
104
105#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
106
107#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
108#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
109
110#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
111#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
112#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
113#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
114
115#define DWC3_GHWPARAMS8 0xc600
116
117/* Device Registers */
118#define DWC3_DCFG 0xc700
119#define DWC3_DCTL 0xc704
120#define DWC3_DEVTEN 0xc708
121#define DWC3_DSTS 0xc70c
122#define DWC3_DGCMDPAR 0xc710
123#define DWC3_DGCMD 0xc714
124#define DWC3_DALEPENA 0xc720
125#define DWC3_DEPCMDPAR2(n) (0xc800 + (n * 0x10))
126#define DWC3_DEPCMDPAR1(n) (0xc804 + (n * 0x10))
127#define DWC3_DEPCMDPAR0(n) (0xc808 + (n * 0x10))
128#define DWC3_DEPCMD(n) (0xc80c + (n * 0x10))
129
130/* OTG Registers */
131#define DWC3_OCFG 0xcc00
132#define DWC3_OCTL 0xcc04
133#define DWC3_OEVT 0xcc08
134#define DWC3_OEVTEN 0xcc0C
135#define DWC3_OSTS 0xcc10
136
137/* Bit fields */
138
139/* Global Configuration Register */
140#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
141#define DWC3_GCTL_U2RSTECN (1 << 16)
142#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
143#define DWC3_GCTL_CLK_BUS (0)
144#define DWC3_GCTL_CLK_PIPE (1)
145#define DWC3_GCTL_CLK_PIPEHALF (2)
146#define DWC3_GCTL_CLK_MASK (3)
147
148#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
149#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
150#define DWC3_GCTL_PRTCAP_HOST 1
151#define DWC3_GCTL_PRTCAP_DEVICE 2
152#define DWC3_GCTL_PRTCAP_OTG 3
153
154#define DWC3_GCTL_CORESOFTRESET (1 << 11)
155#define DWC3_GCTL_SOFITPSYNC (1 << 10)
156#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
157#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
158#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
159#define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
160#define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
161#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
162
163/* Global USB2 PHY Configuration Register */
164#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
Frank Wangb29bcd72020-05-26 11:33:47 +0800165#define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS (1 << 30)
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530166#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
Frank Wang0c3b6f52020-05-26 11:33:46 +0800167#define DWC3_GUSB2PHYCFG_ENBLSLPM (1 << 8)
Jagan Teki5abcf942019-12-18 13:00:02 +0530168#define DWC3_GUSB2PHYCFG_PHYIF(n) ((n) << 3)
169#define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
170#define DWC3_GUSB2PHYCFG_USBTRDTIM(n) ((n) << 10)
171#define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
172#define USBTRDTIM_UTMI_8_BIT 9
173#define USBTRDTIM_UTMI_16_BIT 5
174#define UTMI_PHYIF_16_BIT 1
175#define UTMI_PHYIF_8_BIT 0
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530176
177/* Global USB3 PIPE Control Register */
178#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
179#define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29)
180#define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24)
181#define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
182#define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
183#define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
184#define DWC3_GUSB3PIPECTL_DEPOCHANGE (1 << 18)
185#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
186#define DWC3_GUSB3PIPECTL_LFPSFILT (1 << 9)
187#define DWC3_GUSB3PIPECTL_RX_DETOPOLL (1 << 8)
188#define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
189#define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
190
191/* Global TX Fifo Size Register */
192#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
193#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
194
195/* Global Event Size Registers */
196#define DWC3_GEVNTSIZ_INTMASK (1 << 31)
197#define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
198
199/* Global HWPARAMS1 Register */
200#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
201#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
202#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
203#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
204#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
205#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
206
207/* Global HWPARAMS3 Register */
208#define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
209#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
210#define DWC3_GHWPARAMS3_SSPHY_IFC_ENA 1
211#define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
212#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
213#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
214#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
215#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
216#define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
217#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
218#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
219
220/* Global HWPARAMS4 Register */
221#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
222#define DWC3_MAX_HIBER_SCRATCHBUFS 15
223
224/* Global HWPARAMS6 Register */
225#define DWC3_GHWPARAMS6_EN_FPGA (1 << 7)
226
227/* Device Configuration Register */
228#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
229#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
230
231#define DWC3_DCFG_SPEED_MASK (7 << 0)
232#define DWC3_DCFG_SUPERSPEED (4 << 0)
233#define DWC3_DCFG_HIGHSPEED (0 << 0)
234#define DWC3_DCFG_FULLSPEED2 (1 << 0)
235#define DWC3_DCFG_LOWSPEED (2 << 0)
236#define DWC3_DCFG_FULLSPEED1 (3 << 0)
237
238#define DWC3_DCFG_LPM_CAP (1 << 22)
239
240/* Device Control Register */
241#define DWC3_DCTL_RUN_STOP (1 << 31)
242#define DWC3_DCTL_CSFTRST (1 << 30)
243#define DWC3_DCTL_LSFTRST (1 << 29)
244
245#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
246#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
247
248#define DWC3_DCTL_APPL1RES (1 << 23)
249
250/* These apply for core versions 1.87a and earlier */
251#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
252#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
253#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
254#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
255#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
256#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
257#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
258
259/* These apply for core versions 1.94a and later */
260#define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
261#define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
262
263#define DWC3_DCTL_KEEP_CONNECT (1 << 19)
264#define DWC3_DCTL_L1_HIBER_EN (1 << 18)
265#define DWC3_DCTL_CRS (1 << 17)
266#define DWC3_DCTL_CSS (1 << 16)
267
268#define DWC3_DCTL_INITU2ENA (1 << 12)
269#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
270#define DWC3_DCTL_INITU1ENA (1 << 10)
271#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
272#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
273
274#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
275#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
276
277#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
278#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
279#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
280#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
281#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
282#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
283#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
284
285/* Device Event Enable Register */
286#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
287#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
288#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
289#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
290#define DWC3_DEVTEN_SOFEN (1 << 7)
291#define DWC3_DEVTEN_EOPFEN (1 << 6)
292#define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
293#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
294#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
295#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
296#define DWC3_DEVTEN_USBRSTEN (1 << 1)
297#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
298
299/* Device Status Register */
300#define DWC3_DSTS_DCNRD (1 << 29)
301
302/* This applies for core versions 1.87a and earlier */
303#define DWC3_DSTS_PWRUPREQ (1 << 24)
304
305/* These apply for core versions 1.94a and later */
306#define DWC3_DSTS_RSS (1 << 25)
307#define DWC3_DSTS_SSS (1 << 24)
308
309#define DWC3_DSTS_COREIDLE (1 << 23)
310#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
311
312#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
313#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
314
315#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
316
317#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
318#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
319
320#define DWC3_DSTS_CONNECTSPD (7 << 0)
321
322#define DWC3_DSTS_SUPERSPEED (4 << 0)
323#define DWC3_DSTS_HIGHSPEED (0 << 0)
324#define DWC3_DSTS_FULLSPEED2 (1 << 0)
325#define DWC3_DSTS_LOWSPEED (2 << 0)
326#define DWC3_DSTS_FULLSPEED1 (3 << 0)
327
328/* Device Generic Command Register */
329#define DWC3_DGCMD_SET_LMP 0x01
330#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
331#define DWC3_DGCMD_XMIT_FUNCTION 0x03
332
333/* These apply for core versions 1.94a and later */
334#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
335#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
336
337#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
338#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
339#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
340#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
341
342#define DWC3_DGCMD_STATUS(n) (((n) >> 15) & 1)
343#define DWC3_DGCMD_CMDACT (1 << 10)
344#define DWC3_DGCMD_CMDIOC (1 << 8)
345
346/* Device Generic Command Parameter Register */
347#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
348#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
349#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
350#define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
351#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
352#define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
353
354/* Device Endpoint Command Register */
355#define DWC3_DEPCMD_PARAM_SHIFT 16
356#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
357#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
358#define DWC3_DEPCMD_STATUS(x) (((x) >> 15) & 1)
359#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
360#define DWC3_DEPCMD_CMDACT (1 << 10)
361#define DWC3_DEPCMD_CMDIOC (1 << 8)
362
363#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
364#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
365#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
366#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
367#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
368#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
369/* This applies for core versions 1.90a and earlier */
370#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
371/* This applies for core versions 1.94a and later */
372#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
373#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
374#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
375
376/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
377#define DWC3_DALEPENA_EP(n) (1 << n)
378
379#define DWC3_DEPCMD_TYPE_CONTROL 0
380#define DWC3_DEPCMD_TYPE_ISOC 1
381#define DWC3_DEPCMD_TYPE_BULK 2
382#define DWC3_DEPCMD_TYPE_INTR 3
383
384/* Structures */
385
386struct dwc3_trb;
387
388/**
389 * struct dwc3_event_buffer - Software event buffer representation
390 * @buf: _THE_ buffer
391 * @length: size of this buffer
392 * @lpos: event offset
393 * @count: cache of last read event count register
394 * @flags: flags related to this event buffer
395 * @dma: dma_addr_t
396 * @dwc: pointer to DWC controller
397 */
398struct dwc3_event_buffer {
399 void *buf;
400 unsigned length;
401 unsigned int lpos;
402 unsigned int count;
403 unsigned int flags;
404
Lukasz Majewskidc6d2402015-03-03 17:32:08 +0100405#define DWC3_EVENT_PENDING (1UL << 0)
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530406
407 dma_addr_t dma;
408
409 struct dwc3 *dwc;
410};
411
412#define DWC3_EP_FLAG_STALLED (1 << 0)
413#define DWC3_EP_FLAG_WEDGED (1 << 1)
414
415#define DWC3_EP_DIRECTION_TX true
416#define DWC3_EP_DIRECTION_RX false
417
418#define DWC3_TRB_NUM 32
419#define DWC3_TRB_MASK (DWC3_TRB_NUM - 1)
420
421/**
422 * struct dwc3_ep - device side endpoint representation
423 * @endpoint: usb endpoint
424 * @request_list: list of requests for this endpoint
425 * @req_queued: list of requests on this ep which have TRBs setup
426 * @trb_pool: array of transaction buffers
427 * @trb_pool_dma: dma address of @trb_pool
428 * @free_slot: next slot which is going to be used
429 * @busy_slot: first slot which is owned by HW
430 * @desc: usb_endpoint_descriptor pointer
431 * @dwc: pointer to DWC controller
432 * @saved_state: ep state saved during hibernation
433 * @flags: endpoint flags (wedged, stalled, ...)
434 * @current_trb: index of current used trb
435 * @number: endpoint number (1 - 15)
436 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
437 * @resource_index: Resource transfer index
438 * @interval: the interval on which the ISOC transfer is started
439 * @name: a human readable name e.g. ep1out-bulk
440 * @direction: true for TX, false for RX
441 * @stream_capable: true when streams are enabled
442 */
443struct dwc3_ep {
444 struct usb_ep endpoint;
445 struct list_head request_list;
446 struct list_head req_queued;
447
448 struct dwc3_trb *trb_pool;
449 dma_addr_t trb_pool_dma;
450 u32 free_slot;
451 u32 busy_slot;
452 const struct usb_ss_ep_comp_descriptor *comp_desc;
453 struct dwc3 *dwc;
454
455 u32 saved_state;
456 unsigned flags;
457#define DWC3_EP_ENABLED (1 << 0)
458#define DWC3_EP_STALL (1 << 1)
459#define DWC3_EP_WEDGE (1 << 2)
460#define DWC3_EP_BUSY (1 << 4)
461#define DWC3_EP_PENDING_REQUEST (1 << 5)
462#define DWC3_EP_MISSED_ISOC (1 << 6)
463
464 /* This last one is specific to EP0 */
465#define DWC3_EP0_DIR_IN (1 << 31)
466
467 unsigned current_trb;
468
469 u8 number;
470 u8 type;
471 u8 resource_index;
472 u32 interval;
473
474 char name[20];
475
476 unsigned direction:1;
477 unsigned stream_capable:1;
478};
479
480enum dwc3_phy {
481 DWC3_PHY_UNKNOWN = 0,
482 DWC3_PHY_USB3,
483 DWC3_PHY_USB2,
484};
485
486enum dwc3_ep0_next {
487 DWC3_EP0_UNKNOWN = 0,
488 DWC3_EP0_COMPLETE,
489 DWC3_EP0_NRDY_DATA,
490 DWC3_EP0_NRDY_STATUS,
491};
492
493enum dwc3_ep0_state {
494 EP0_UNCONNECTED = 0,
495 EP0_SETUP_PHASE,
496 EP0_DATA_PHASE,
497 EP0_STATUS_PHASE,
498};
499
500enum dwc3_link_state {
501 /* In SuperSpeed */
502 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
503 DWC3_LINK_STATE_U1 = 0x01,
504 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
505 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
506 DWC3_LINK_STATE_SS_DIS = 0x04,
507 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
508 DWC3_LINK_STATE_SS_INACT = 0x06,
509 DWC3_LINK_STATE_POLL = 0x07,
510 DWC3_LINK_STATE_RECOV = 0x08,
511 DWC3_LINK_STATE_HRESET = 0x09,
512 DWC3_LINK_STATE_CMPLY = 0x0a,
513 DWC3_LINK_STATE_LPBK = 0x0b,
514 DWC3_LINK_STATE_RESET = 0x0e,
515 DWC3_LINK_STATE_RESUME = 0x0f,
516 DWC3_LINK_STATE_MASK = 0x0f,
517};
518
519/* TRB Length, PCM and Status */
520#define DWC3_TRB_SIZE_MASK (0x00ffffff)
521#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
522#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
523#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
524
525#define DWC3_TRBSTS_OK 0
526#define DWC3_TRBSTS_MISSED_ISOC 1
527#define DWC3_TRBSTS_SETUP_PENDING 2
528#define DWC3_TRB_STS_XFER_IN_PROG 4
529
530/* TRB Control */
531#define DWC3_TRB_CTRL_HWO (1 << 0)
532#define DWC3_TRB_CTRL_LST (1 << 1)
533#define DWC3_TRB_CTRL_CHN (1 << 2)
534#define DWC3_TRB_CTRL_CSP (1 << 3)
535#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
536#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
537#define DWC3_TRB_CTRL_IOC (1 << 11)
538#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
539
540#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
541#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
542#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
543#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
544#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
545#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
546#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
547#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
548
549/**
550 * struct dwc3_trb - transfer request block (hw format)
551 * @bpl: DW0-3
552 * @bph: DW4-7
553 * @size: DW8-B
554 * @trl: DWC-F
555 */
556struct dwc3_trb {
557 u32 bpl;
558 u32 bph;
559 u32 size;
560 u32 ctrl;
561} __packed;
562
563/**
564 * dwc3_hwparams - copy of HWPARAMS registers
565 * @hwparams0 - GHWPARAMS0
566 * @hwparams1 - GHWPARAMS1
567 * @hwparams2 - GHWPARAMS2
568 * @hwparams3 - GHWPARAMS3
569 * @hwparams4 - GHWPARAMS4
570 * @hwparams5 - GHWPARAMS5
571 * @hwparams6 - GHWPARAMS6
572 * @hwparams7 - GHWPARAMS7
573 * @hwparams8 - GHWPARAMS8
574 */
575struct dwc3_hwparams {
576 u32 hwparams0;
577 u32 hwparams1;
578 u32 hwparams2;
579 u32 hwparams3;
580 u32 hwparams4;
581 u32 hwparams5;
582 u32 hwparams6;
583 u32 hwparams7;
584 u32 hwparams8;
585};
586
587/* HWPARAMS0 */
588#define DWC3_MODE(n) ((n) & 0x7)
589
590#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
591
592/* HWPARAMS1 */
593#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
594
595/* HWPARAMS3 */
596#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
597#define DWC3_NUM_EPS_MASK (0x3f << 12)
598#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
599 (DWC3_NUM_EPS_MASK)) >> 12)
600#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
601 (DWC3_NUM_IN_EPS_MASK)) >> 18)
602
603/* HWPARAMS7 */
604#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
605
606struct dwc3_request {
607 struct usb_request request;
608 struct list_head list;
609 struct dwc3_ep *dep;
610 u32 start_slot;
611
612 u8 epnum;
613 struct dwc3_trb *trb;
614 dma_addr_t trb_dma;
615
616 unsigned direction:1;
617 unsigned mapped:1;
618 unsigned queued:1;
619};
620
621/*
622 * struct dwc3_scratchpad_array - hibernation scratchpad array
623 * (format defined by hw)
624 */
625struct dwc3_scratchpad_array {
626 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
627};
628
629/**
630 * struct dwc3 - representation of our controller
631 * @ctrl_req: usb control request which is used for ep0
632 * @ep0_trb: trb which is used for the ctrl_req
633 * @ep0_bounce: bounce buffer for ep0
634 * @setup_buf: used while precessing STD USB requests
635 * @ctrl_req_addr: dma address of ctrl_req
636 * @ep0_trb: dma address of ep0_trb
637 * @ep0_usb_req: dummy req used while handling STD USB requests
638 * @ep0_bounce_addr: dma address of ep0_bounce
639 * @scratch_addr: dma address of scratchbuf
640 * @lock: for synchronizing
641 * @dev: pointer to our struct device
642 * @xhci: pointer to our xHCI child
643 * @event_buffer_list: a list of event buffers
644 * @gadget: device side representation of the peripheral controller
645 * @gadget_driver: pointer to the gadget driver
646 * @regs: base address for our registers
647 * @regs_size: address space size
648 * @nr_scratch: number of scratch buffers
649 * @num_event_buffers: calculated number of event buffers
650 * @u1u2: only used on revisions <1.83a for workaround
651 * @maximum_speed: maximum speed requested (mainly for testing purposes)
652 * @revision: revision register contents
653 * @dr_mode: requested mode of operation
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530654 * @dcfg: saved contents of DCFG register
655 * @gctl: saved contents of GCTL register
656 * @isoch_delay: wValue from Set Isochronous Delay request;
657 * @u2sel: parameter from Set SEL request.
658 * @u2pel: parameter from Set SEL request.
659 * @u1sel: parameter from Set SEL request.
660 * @u1pel: parameter from Set SEL request.
661 * @num_out_eps: number of out endpoints
662 * @num_in_eps: number of in endpoints
663 * @ep0_next_event: hold the next expected event
664 * @ep0state: state of endpoint zero
665 * @link_state: link state
666 * @speed: device speed (super, high, full, low)
667 * @mem: points to start of memory which is used for this struct.
668 * @hwparams: copy of hwparams registers
669 * @root: debugfs root folder pointer
670 * @regset: debugfs pointer to regdump file
671 * @test_mode: true when we're entering a USB test mode
672 * @test_mode_nr: test feature selector
673 * @lpm_nyet_threshold: LPM NYET response threshold
674 * @hird_threshold: HIRD threshold
675 * @delayed_status: true when gadget driver asks for delayed status
676 * @ep0_bounced: true when we used bounce buffer
677 * @ep0_expect_in: true when we expect a DATA IN transfer
678 * @has_hibernation: true when dwc3 was configured with Hibernation
679 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
680 * there's now way for software to detect this in runtime.
681 * @is_utmi_l1_suspend: the core asserts output signal
682 * 0 - utmi_sleep_n
683 * 1 - utmi_l1_suspend_n
684 * @is_selfpowered: true when we are selfpowered
685 * @is_fpga: true when we are using the FPGA board
686 * @needs_fifo_resize: not all users might want fifo resizing, flag it
687 * @pullups_connected: true when Run/Stop bit is set
688 * @resize_fifos: tells us it's ok to reconfigure our TxFIFO sizes.
689 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
690 * @start_config_issued: true when StartConfig command has been issued
691 * @three_stage_setup: set if we perform a three phase setup
692 * @disable_scramble_quirk: set if we enable the disable scramble quirk
693 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
694 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
695 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
696 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
697 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
698 * @lfps_filter_quirk: set if we enable LFPS filter quirk
699 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
700 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
701 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
702 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
703 * @tx_de_emphasis: Tx de-emphasis value
704 * 0 - -6dB de-emphasis
705 * 1 - -3.5dB de-emphasis
706 * 2 - No de-emphasis
707 * 3 - Reserved
Kishon Vijay Abraham Idc5c6532015-02-23 18:40:05 +0530708 * @index: index of _this_ controller
709 * @list: to maintain the list of dwc3 controllers
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530710 */
711struct dwc3 {
712 struct usb_ctrlrequest *ctrl_req;
713 struct dwc3_trb *ep0_trb;
714 void *ep0_bounce;
715 void *scratchbuf;
716 u8 *setup_buf;
717 dma_addr_t ctrl_req_addr;
718 dma_addr_t ep0_trb_addr;
719 dma_addr_t ep0_bounce_addr;
720 dma_addr_t scratch_addr;
721 struct dwc3_request ep0_usb_req;
722
723 /* device lock */
724 spinlock_t lock;
725
Sven Schwermer8a3cb9f12018-11-21 08:43:56 +0100726#if defined(__UBOOT__) && CONFIG_IS_ENABLED(DM_USB)
Mugunthan V N5f7ff712018-05-18 13:15:04 +0200727 struct udevice *dev;
728#else
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530729 struct device *dev;
Mugunthan V N5f7ff712018-05-18 13:15:04 +0200730#endif
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530731
732 struct platform_device *xhci;
733 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
734
735 struct dwc3_event_buffer **ev_buffs;
736 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
737
738 struct usb_gadget gadget;
739 struct usb_gadget_driver *gadget_driver;
740
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530741 void __iomem *regs;
742 size_t regs_size;
743
744 enum usb_dr_mode dr_mode;
745
746 /* used for suspend/resume */
747 u32 dcfg;
748 u32 gctl;
749
750 u32 nr_scratch;
751 u32 num_event_buffers;
752 u32 u1u2;
753 u32 maximum_speed;
754 u32 revision;
755
756#define DWC3_REVISION_173A 0x5533173a
757#define DWC3_REVISION_175A 0x5533175a
758#define DWC3_REVISION_180A 0x5533180a
759#define DWC3_REVISION_183A 0x5533183a
760#define DWC3_REVISION_185A 0x5533185a
761#define DWC3_REVISION_187A 0x5533187a
762#define DWC3_REVISION_188A 0x5533188a
763#define DWC3_REVISION_190A 0x5533190a
764#define DWC3_REVISION_194A 0x5533194a
765#define DWC3_REVISION_200A 0x5533200a
766#define DWC3_REVISION_202A 0x5533202a
767#define DWC3_REVISION_210A 0x5533210a
768#define DWC3_REVISION_220A 0x5533220a
769#define DWC3_REVISION_230A 0x5533230a
770#define DWC3_REVISION_240A 0x5533240a
771#define DWC3_REVISION_250A 0x5533250a
772#define DWC3_REVISION_260A 0x5533260a
773#define DWC3_REVISION_270A 0x5533270a
774#define DWC3_REVISION_280A 0x5533280a
775
776 enum dwc3_ep0_next ep0_next_event;
777 enum dwc3_ep0_state ep0state;
778 enum dwc3_link_state link_state;
779
780 u16 isoch_delay;
781 u16 u2sel;
782 u16 u2pel;
783 u8 u1sel;
784 u8 u1pel;
785
786 u8 speed;
787
788 u8 num_out_eps;
789 u8 num_in_eps;
790
791 void *mem;
792
793 struct dwc3_hwparams hwparams;
794 struct dentry *root;
795 struct debugfs_regset32 *regset;
796
797 u8 test_mode;
798 u8 test_mode_nr;
799 u8 lpm_nyet_threshold;
800 u8 hird_threshold;
801
802 unsigned delayed_status:1;
803 unsigned ep0_bounced:1;
804 unsigned ep0_expect_in:1;
805 unsigned has_hibernation:1;
806 unsigned has_lpm_erratum:1;
807 unsigned is_utmi_l1_suspend:1;
808 unsigned is_selfpowered:1;
809 unsigned is_fpga:1;
810 unsigned needs_fifo_resize:1;
811 unsigned pullups_connected:1;
812 unsigned resize_fifos:1;
813 unsigned setup_packet_pending:1;
814 unsigned start_config_issued:1;
815 unsigned three_stage_setup:1;
816
817 unsigned disable_scramble_quirk:1;
818 unsigned u2exit_lfps_quirk:1;
819 unsigned u2ss_inp3_quirk:1;
820 unsigned req_p1p2p3_quirk:1;
821 unsigned del_p1p2p3_quirk:1;
822 unsigned del_phy_power_chg_quirk:1;
823 unsigned lfps_filter_quirk:1;
824 unsigned rx_detect_poll_quirk:1;
825 unsigned dis_u3_susphy_quirk:1;
826 unsigned dis_u2_susphy_quirk:1;
Jagan Tekic1157dc2020-05-06 13:20:25 +0530827 unsigned dis_del_phy_power_chg_quirk:1;
Frank Wang0c3b6f52020-05-26 11:33:46 +0800828 unsigned dis_enblslpm_quirk:1;
Frank Wangb29bcd72020-05-26 11:33:47 +0800829 unsigned dis_u2_freeclk_exists_quirk:1;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530830
831 unsigned tx_de_emphasis_quirk:1;
832 unsigned tx_de_emphasis:2;
Kishon Vijay Abraham Idc5c6532015-02-23 18:40:05 +0530833 int index;
834 struct list_head list;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530835};
836
837/* -------------------------------------------------------------------------- */
838
839/* -------------------------------------------------------------------------- */
840
841struct dwc3_event_type {
842 u32 is_devspec:1;
843 u32 type:7;
844 u32 reserved8_31:24;
845} __packed;
846
847#define DWC3_DEPEVT_XFERCOMPLETE 0x01
848#define DWC3_DEPEVT_XFERINPROGRESS 0x02
849#define DWC3_DEPEVT_XFERNOTREADY 0x03
850#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
851#define DWC3_DEPEVT_STREAMEVT 0x06
852#define DWC3_DEPEVT_EPCMDCMPLT 0x07
853
854/**
Kishon Vijay Abraham I9c38ca42015-02-23 18:40:00 +0530855 * dwc3_ep_event_string - returns event name
856 * @event: then event code
857 */
858static inline const char *dwc3_ep_event_string(u8 event)
859{
860 switch (event) {
861 case DWC3_DEPEVT_XFERCOMPLETE:
862 return "Transfer Complete";
863 case DWC3_DEPEVT_XFERINPROGRESS:
864 return "Transfer In-Progress";
865 case DWC3_DEPEVT_XFERNOTREADY:
866 return "Transfer Not Ready";
867 case DWC3_DEPEVT_RXTXFIFOEVT:
868 return "FIFO";
869 case DWC3_DEPEVT_STREAMEVT:
870 return "Stream";
871 case DWC3_DEPEVT_EPCMDCMPLT:
872 return "Endpoint Command Complete";
873 }
874
875 return "UNKNOWN";
876}
877
878/**
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530879 * struct dwc3_event_depvt - Device Endpoint Events
880 * @one_bit: indicates this is an endpoint event (not used)
881 * @endpoint_number: number of the endpoint
882 * @endpoint_event: The event we have:
883 * 0x00 - Reserved
884 * 0x01 - XferComplete
885 * 0x02 - XferInProgress
886 * 0x03 - XferNotReady
887 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
888 * 0x05 - Reserved
889 * 0x06 - StreamEvt
890 * 0x07 - EPCmdCmplt
891 * @reserved11_10: Reserved, don't use.
892 * @status: Indicates the status of the event. Refer to databook for
893 * more information.
894 * @parameters: Parameters of the current event. Refer to databook for
895 * more information.
896 */
897struct dwc3_event_depevt {
898 u32 one_bit:1;
899 u32 endpoint_number:5;
900 u32 endpoint_event:4;
901 u32 reserved11_10:2;
902 u32 status:4;
903
904/* Within XferNotReady */
905#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
906
907/* Within XferComplete */
908#define DEPEVT_STATUS_BUSERR (1 << 0)
909#define DEPEVT_STATUS_SHORT (1 << 1)
910#define DEPEVT_STATUS_IOC (1 << 2)
911#define DEPEVT_STATUS_LST (1 << 3)
912
913/* Stream event only */
914#define DEPEVT_STREAMEVT_FOUND 1
915#define DEPEVT_STREAMEVT_NOTFOUND 2
916
917/* Control-only Status */
918#define DEPEVT_STATUS_CONTROL_DATA 1
919#define DEPEVT_STATUS_CONTROL_STATUS 2
920
921 u32 parameters:16;
922} __packed;
923
924/**
925 * struct dwc3_event_devt - Device Events
926 * @one_bit: indicates this is a non-endpoint event (not used)
927 * @device_event: indicates it's a device event. Should read as 0x00
928 * @type: indicates the type of device event.
929 * 0 - DisconnEvt
930 * 1 - USBRst
931 * 2 - ConnectDone
932 * 3 - ULStChng
933 * 4 - WkUpEvt
934 * 5 - Reserved
935 * 6 - EOPF
936 * 7 - SOF
937 * 8 - Reserved
938 * 9 - ErrticErr
939 * 10 - CmdCmplt
940 * 11 - EvntOverflow
941 * 12 - VndrDevTstRcved
942 * @reserved15_12: Reserved, not used
943 * @event_info: Information about this event
944 * @reserved31_25: Reserved, not used
945 */
946struct dwc3_event_devt {
947 u32 one_bit:1;
948 u32 device_event:7;
949 u32 type:4;
950 u32 reserved15_12:4;
951 u32 event_info:9;
952 u32 reserved31_25:7;
953} __packed;
954
955/**
956 * struct dwc3_event_gevt - Other Core Events
957 * @one_bit: indicates this is a non-endpoint event (not used)
958 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
959 * @phy_port_number: self-explanatory
960 * @reserved31_12: Reserved, not used.
961 */
962struct dwc3_event_gevt {
963 u32 one_bit:1;
964 u32 device_event:7;
965 u32 phy_port_number:4;
966 u32 reserved31_12:20;
967} __packed;
968
969/**
970 * union dwc3_event - representation of Event Buffer contents
971 * @raw: raw 32-bit event
972 * @type: the type of the event
973 * @depevt: Device Endpoint Event
974 * @devt: Device Event
975 * @gevt: Global Event
976 */
977union dwc3_event {
978 u32 raw;
979 struct dwc3_event_type type;
980 struct dwc3_event_depevt depevt;
981 struct dwc3_event_devt devt;
982 struct dwc3_event_gevt gevt;
983};
984
985/**
986 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
987 * parameters
988 * @param2: third parameter
989 * @param1: second parameter
990 * @param0: first parameter
991 */
992struct dwc3_gadget_ep_cmd_params {
993 u32 param2;
994 u32 param1;
995 u32 param0;
996};
997
998/*
999 * DWC3 Features to be used as Driver Data
1000 */
1001
1002#define DWC3_HAS_PERIPHERAL BIT(0)
1003#define DWC3_HAS_XHCI BIT(1)
1004#define DWC3_HAS_OTG BIT(3)
1005
1006/* prototypes */
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05301007int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc);
Jean-Jacques Hiblotce868d02019-09-11 11:33:52 +02001008void dwc3_of_parse(struct dwc3 *dwc);
Mugunthan V N5f7ff712018-05-18 13:15:04 +02001009int dwc3_init(struct dwc3 *dwc);
1010void dwc3_remove(struct dwc3 *dwc);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05301011
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05301012static inline int dwc3_host_init(struct dwc3 *dwc)
1013{ return 0; }
1014static inline void dwc3_host_exit(struct dwc3 *dwc)
1015{ }
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05301016
Kishon Vijay Abraham Ic2b77b62015-02-23 18:39:54 +05301017#ifdef CONFIG_USB_DWC3_GADGET
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05301018int dwc3_gadget_init(struct dwc3 *dwc);
1019void dwc3_gadget_exit(struct dwc3 *dwc);
1020int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1021int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1022int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1023int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
1024 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params);
1025int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
1026#else
1027static inline int dwc3_gadget_init(struct dwc3 *dwc)
1028{ return 0; }
1029static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1030{ }
1031static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1032{ return 0; }
1033static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1034{ return 0; }
1035static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1036 enum dwc3_link_state state)
1037{ return 0; }
1038
1039static inline int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
1040 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
1041{ return 0; }
1042static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1043 int cmd, u32 param)
1044{ return 0; }
1045#endif
1046
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05301047#endif /* __DRIVERS_USB_DWC3_CORE_H */