blob: 267821c48f5c9fe393f1d4c6fbd8cfc15b6e885f [file] [log] [blame]
wdenk56f94be2002-11-05 16:35:14 +00001/*
wdenk65faef92004-03-25 19:29:38 +00002 * (C) Copyright 2000-2004
wdenk56f94be2002-11-05 16:35:14 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 * Klaus Heydeck, Kieback & Peter GmbH & Co KG, heydeck@kieback-peter.de
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <common.h>
Heiko Schocher4c934d02010-07-19 23:46:48 +020026#include <command.h>
Heiko Schocher4367b8d2010-07-19 23:47:08 +020027#include <libfdt.h>
wdenk56f94be2002-11-05 16:35:14 +000028#include <mpc8xx.h>
Heiko Schocher4c934d02010-07-19 23:46:48 +020029#include <hwconfig.h>
30#include <i2c.h>
wdenk65faef92004-03-25 19:29:38 +000031#include "../common/kup.h"
Heiko Schocher4c934d02010-07-19 23:46:48 +020032#include <asm/io.h>
wdenk56f94be2002-11-05 16:35:14 +000033
Heiko Schocher4c934d02010-07-19 23:46:48 +020034static unsigned char swapbyte(unsigned char c);
35static int read_diag(void);
wdenk56f94be2002-11-05 16:35:14 +000036
Heiko Schocher4c934d02010-07-19 23:46:48 +020037DECLARE_GLOBAL_DATA_PTR;
wdenk65faef92004-03-25 19:29:38 +000038
Heiko Schocher4c934d02010-07-19 23:46:48 +020039/* ----------------------------------------------------------------------- */
wdenk56f94be2002-11-05 16:35:14 +000040
41#define _NOT_USED_ 0xFFFFFFFF
42
wdenk65faef92004-03-25 19:29:38 +000043const uint sdram_table[] = {
wdenk56f94be2002-11-05 16:35:14 +000044 /*
45 * Single Read. (Offset 0 in UPMA RAM)
46 */
wdenk4e112c12003-06-03 23:54:09 +000047 0x1F07FC04, 0xEEAEFC04, 0x11ADFC04, 0xEFBBBC00,
Heiko Schocher4c934d02010-07-19 23:46:48 +020048 0x1FF77C47, /* last */
wdenk56f94be2002-11-05 16:35:14 +000049
50 /*
51 * SDRAM Initialization (offset 5 in UPMA RAM)
52 *
53 * This is no UPM entry point. The following definition uses
54 * the remaining space to establish an initialization
55 * sequence, which is executed by a RUN command.
56 *
57 */
Heiko Schocher4c934d02010-07-19 23:46:48 +020058 0x1FF77C35, 0xEFEABC34, 0x1FB57C35, /* last */
wdenk56f94be2002-11-05 16:35:14 +000059
60 /*
61 * Burst Read. (Offset 8 in UPMA RAM)
62 */
wdenk4e112c12003-06-03 23:54:09 +000063 0x1F07FC04, 0xEEAEFC04, 0x10ADFC04, 0xF0AFFC00,
Heiko Schocher4c934d02010-07-19 23:46:48 +020064 0xF0AFFC00, 0xF1AFFC00, 0xEFBBBC00, 0x1FF77C47, /* last */
wdenk56f94be2002-11-05 16:35:14 +000065 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
66 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
67
68 /*
69 * Single Write. (Offset 18 in UPMA RAM)
70 */
Heiko Schocher4c934d02010-07-19 23:46:48 +020071 0x1F27FC04, 0xEEAEBC00, 0x01B93C04, 0x1FF77C47, /* last */
wdenk56f94be2002-11-05 16:35:14 +000072 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
73
74 /*
75 * Burst Write. (Offset 20 in UPMA RAM)
76 */
wdenk4e112c12003-06-03 23:54:09 +000077 0x1F07FC04, 0xEEAEBC00, 0x10AD7C00, 0xF0AFFC00,
Heiko Schocher4c934d02010-07-19 23:46:48 +020078 0xF0AFFC00, 0xE1BBBC04, 0x1FF77C47, /* last */
79 _NOT_USED_,
wdenk56f94be2002-11-05 16:35:14 +000080 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
81 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
82
83 /*
84 * Refresh (Offset 30 in UPMA RAM)
85 */
wdenk4e112c12003-06-03 23:54:09 +000086 0x1FF5FC84, 0xFFFFFC04, 0xFFFFFC04, 0xFFFFFC04,
Heiko Schocher4c934d02010-07-19 23:46:48 +020087 0xFFFFFC84, 0xFFFFFC07, /* last */
88 _NOT_USED_, _NOT_USED_,
wdenk56f94be2002-11-05 16:35:14 +000089 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
90
91 /*
92 * Exception. (Offset 3c in UPMA RAM)
93 */
Heiko Schocher4c934d02010-07-19 23:46:48 +020094 0x7FFFFC07, /* last */
95 _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenk56f94be2002-11-05 16:35:14 +000096};
97
Heiko Schocher4c934d02010-07-19 23:46:48 +020098/* ----------------------------------------------------------------------- */
wdenk56f94be2002-11-05 16:35:14 +000099
100/*
101 * Check Board Identity:
102 */
103
Heiko Schocher4c934d02010-07-19 23:46:48 +0200104int checkboard(void)
wdenk56f94be2002-11-05 16:35:14 +0000105{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
Heiko Schocher4c934d02010-07-19 23:46:48 +0200107 uchar rev,mod,tmp,pcf,ak_rev,ak_mod;
wdenk56f94be2002-11-05 16:35:14 +0000108
wdenk65faef92004-03-25 19:29:38 +0000109 /*
110 * Init ChipSelect #4 (CAN + HW-Latch)
111 */
Heiko Schocher4c934d02010-07-19 23:46:48 +0200112 out_be32(&immap->im_memctl.memc_or4, CONFIG_SYS_OR4);
113 out_be32(&immap->im_memctl.memc_br4, CONFIG_SYS_BR4);
wdenk56f94be2002-11-05 16:35:14 +0000114
Heiko Schocher4c934d02010-07-19 23:46:48 +0200115 /*
116 * Init ChipSelect #5 (S1D13768)
117 */
118 out_be32(&immap->im_memctl.memc_or5, CONFIG_SYS_OR5);
119 out_be32(&immap->im_memctl.memc_br5, CONFIG_SYS_BR5);
wdenk56f94be2002-11-05 16:35:14 +0000120
Heiko Schocher4c934d02010-07-19 23:46:48 +0200121 tmp = swapbyte(in_8((unsigned char*) LATCH_ADDR));
122 rev = (tmp & 0xF8) >> 3;
123 mod = (tmp & 0x07);
124
125 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
wdenk56f94be2002-11-05 16:35:14 +0000126
Heiko Schocher4c934d02010-07-19 23:46:48 +0200127 if (read_diag())
128 gd->flags &= ~GD_FLG_SILENT;
wdenk4e112c12003-06-03 23:54:09 +0000129
Heiko Schocher4c934d02010-07-19 23:46:48 +0200130 printf("Board: KUP4K Rev %d.%d AK:",rev,mod);
wdenk4e112c12003-06-03 23:54:09 +0000131 /*
Heiko Schocher4c934d02010-07-19 23:46:48 +0200132 * TI Application report: Before using the IO as an input,
133 * a high must be written to the IO first
wdenk4e112c12003-06-03 23:54:09 +0000134 */
Heiko Schocher4c934d02010-07-19 23:46:48 +0200135 pcf = 0xFF;
136 i2c_write(0x21, 0, 0 , &pcf, 1);
137 if (i2c_read(0x21, 0, 0, &pcf, 1)) {
138 puts("n/a\n");
139 } else {
140 ak_rev = (pcf & 0xF8) >> 3;
141 ak_mod = (pcf & 0x07);
142 printf("%d.%d\n", ak_rev, ak_mod);
143 }
144 return 0;
145}
146
147/* ----------------------------------------------------------------------- */
wdenk56f94be2002-11-05 16:35:14 +0000148
Heiko Schocher4c934d02010-07-19 23:46:48 +0200149
150phys_size_t initdram(int board_type)
151{
152 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
153 volatile memctl8xx_t *memctl = &immap->im_memctl;
154 long int size = 0;
155 uchar *latch,rev,mod,tmp;
wdenk56f94be2002-11-05 16:35:14 +0000156
wdenk4e112c12003-06-03 23:54:09 +0000157 /*
Heiko Schocher4c934d02010-07-19 23:46:48 +0200158 * Init ChipSelect #4 (CAN + HW-Latch) to determine Hardware Revision
159 * Rev 1..6 -> 48 MB RAM; Rev >= 7 -> 96 MB
wdenk4e112c12003-06-03 23:54:09 +0000160 */
Heiko Schocher4c934d02010-07-19 23:46:48 +0200161 out_be32(&immap->im_memctl.memc_or4, CONFIG_SYS_OR4);
162 out_be32(&immap->im_memctl.memc_br4, CONFIG_SYS_BR4);
wdenk56f94be2002-11-05 16:35:14 +0000163
Heiko Schocher4c934d02010-07-19 23:46:48 +0200164 latch = (uchar *)0x90000200;
165 tmp = swapbyte(*latch);
166 rev = (tmp & 0xF8) >> 3;
167 mod = (tmp & 0x07);
wdenk56f94be2002-11-05 16:35:14 +0000168
Heiko Schocher4c934d02010-07-19 23:46:48 +0200169 upmconfig(UPMA, (uint *) sdram_table,
170 sizeof (sdram_table) / sizeof (uint));
wdenk56f94be2002-11-05 16:35:14 +0000171
Heiko Schocher4c934d02010-07-19 23:46:48 +0200172 out_be16(&memctl->memc_mptpr, CONFIG_SYS_MPTPR);
wdenk56f94be2002-11-05 16:35:14 +0000173
Heiko Schocher4c934d02010-07-19 23:46:48 +0200174 out_be32(&memctl->memc_mar, 0x00000088);
175 /* no refresh yet */
176 if(rev >= 7) {
177 out_be32(&memctl->memc_mamr,
178 CONFIG_SYS_MAMR_9COL & (~(MAMR_PTAE)));
179 } else {
180 out_be32(&memctl->memc_mamr,
181 CONFIG_SYS_MAMR_8COL & (~(MAMR_PTAE)));
182 }
wdenk56f94be2002-11-05 16:35:14 +0000183
Heiko Schocher4c934d02010-07-19 23:46:48 +0200184 udelay(200);
wdenk56f94be2002-11-05 16:35:14 +0000185
Heiko Schocher4c934d02010-07-19 23:46:48 +0200186 /* perform SDRAM initializsation sequence */
wdenk56f94be2002-11-05 16:35:14 +0000187
Heiko Schocher4c934d02010-07-19 23:46:48 +0200188 /* SDRAM bank 0 */
189 out_be32(&memctl->memc_mcr, 0x80002105);
190 udelay(1);
191 out_be32(&memctl->memc_mcr, 0x80002830); /* execute twice */
192 udelay(1);
193 out_be32(&memctl->memc_mcr, 0x80002106); /* RUN MRS Pattern from loc 6 */
194 udelay(1);
wdenk56f94be2002-11-05 16:35:14 +0000195
Heiko Schocher4c934d02010-07-19 23:46:48 +0200196 /* SDRAM bank 1 */
197 out_be32(&memctl->memc_mcr, 0x80004105);
198 udelay(1);
199 out_be32(&memctl->memc_mcr, 0x80004830); /* execute twice */
200 udelay(1);
201 out_be32(&memctl->memc_mcr, 0x80004106); /* RUN MRS Pattern from loc 6 */
202 udelay(1);
wdenk56f94be2002-11-05 16:35:14 +0000203
Heiko Schocher4c934d02010-07-19 23:46:48 +0200204 /* SDRAM bank 2 */
205 out_be32(&memctl->memc_mcr, 0x80006105);
206 udelay(1);
207 out_be32(&memctl->memc_mcr, 0x80006830); /* execute twice */
208 udelay(1);
209 out_be32(&memctl->memc_mcr, 0x80006106); /* RUN MRS Pattern from loc 6 */
210 udelay(1);
wdenk56f94be2002-11-05 16:35:14 +0000211
Heiko Schocher4c934d02010-07-19 23:46:48 +0200212 setbits_be32(&memctl->memc_mamr, MAMR_PTAE); /* enable refresh */
213 udelay(1000);
wdenk56f94be2002-11-05 16:35:14 +0000214
Heiko Schocher4c934d02010-07-19 23:46:48 +0200215 out_be16(&memctl->memc_mptpr, CONFIG_SYS_MPTPR);
216 udelay(1000);
217 if(rev >= 7) {
218 size = 32 * 3 * 1024 * 1024;
219 out_be32(&memctl->memc_or1, CONFIG_SYS_OR1_9COL);
220 out_be32(&memctl->memc_br1, CONFIG_SYS_BR1_9COL);
221 out_be32(&memctl->memc_or2, CONFIG_SYS_OR2_9COL);
222 out_be32(&memctl->memc_br2, CONFIG_SYS_BR2_9COL);
223 out_be32(&memctl->memc_or3, CONFIG_SYS_OR3_9COL);
224 out_be32(&memctl->memc_br3, CONFIG_SYS_BR3_9COL);
225 } else {
226 size = 16 * 3 * 1024 * 1024;
227 out_be32(&memctl->memc_or1, CONFIG_SYS_OR1_8COL);
228 out_be32(&memctl->memc_br1, CONFIG_SYS_BR1_8COL);
229 out_be32(&memctl->memc_or2, CONFIG_SYS_OR2_8COL);
230 out_be32(&memctl->memc_br2, CONFIG_SYS_BR2_8COL);
231 out_be32(&memctl->memc_or3, CONFIG_SYS_OR3_8COL);
232 out_be32(&memctl->memc_br3, CONFIG_SYS_BR3_8COL);
233 }
234 return (size);
wdenk56f94be2002-11-05 16:35:14 +0000235}
236
Heiko Schocher4c934d02010-07-19 23:46:48 +0200237/* ----------------------------------------------------------------------- */
238
wdenk56f94be2002-11-05 16:35:14 +0000239
Heiko Schocher4c934d02010-07-19 23:46:48 +0200240int misc_init_r(void)
wdenk56f94be2002-11-05 16:35:14 +0000241{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
wdenk56f94be2002-11-05 16:35:14 +0000243
wdenk90e7e422002-12-04 23:39:58 +0000244#ifdef CONFIG_IDE_LED
245 /* Configure PA8 as output port */
Heiko Schocher4c934d02010-07-19 23:46:48 +0200246 setbits_be16(&immap->im_ioport.iop_padir, PA_8);
247 setbits_be16(&immap->im_ioport.iop_paodr, PA_8);
248 clrbits_be16(&immap->im_ioport.iop_papar, PA_8);
249 setbits_be16(&immap->im_ioport.iop_padat, PA_8); /* turn it off */
wdenk90e7e422002-12-04 23:39:58 +0000250#endif
Mike Frysingerdcc95c42009-02-11 20:09:52 -0500251 load_sernum_ethaddr();
wdenk65faef92004-03-25 19:29:38 +0000252 setenv("hw","4k");
253 poweron_key();
wdenk4e112c12003-06-03 23:54:09 +0000254 return (0);
wdenk56f94be2002-11-05 16:35:14 +0000255}
256
wdenk56f94be2002-11-05 16:35:14 +0000257
Heiko Schocher4c934d02010-07-19 23:46:48 +0200258static int read_diag(void)
wdenk4e112c12003-06-03 23:54:09 +0000259{
Heiko Schocher4c934d02010-07-19 23:46:48 +0200260 int diag;
261 immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
wdenk4e112c12003-06-03 23:54:09 +0000262
Heiko Schocher4c934d02010-07-19 23:46:48 +0200263 clrbits_be16(&immr->im_ioport.iop_pcdir, PC_4); /* input */
264 clrbits_be16(&immr->im_ioport.iop_pcpar, PC_4); /* gpio */
265 setbits_be16(&immr->im_ioport.iop_pcdir, PC_5); /* output */
266 clrbits_be16(&immr->im_ioport.iop_pcpar, PC_4); /* gpio */
267 setbits_be16(&immr->im_ioport.iop_pcdat, PC_5); /* 1 */
268 udelay(500);
269 if (in_be16(&immr->im_ioport.iop_pcdat) & PC_4) {
270 clrbits_be16(&immr->im_ioport.iop_pcdat, PC_5);/* 0 */
271 udelay(500);
272 if(in_be16(&immr->im_ioport.iop_pcdat) & PC_4)
273 diag = 0;
wdenk65faef92004-03-25 19:29:38 +0000274 else
Heiko Schocher4c934d02010-07-19 23:46:48 +0200275 diag = 1;
wdenk65faef92004-03-25 19:29:38 +0000276 } else {
Heiko Schocher4c934d02010-07-19 23:46:48 +0200277 diag = 0;
wdenk65faef92004-03-25 19:29:38 +0000278 }
Heiko Schocher4c934d02010-07-19 23:46:48 +0200279 clrbits_be16(&immr->im_ioport.iop_pcdir, PC_5); /* input */
280 return (diag);
281}
wdenk4e112c12003-06-03 23:54:09 +0000282
Heiko Schocher4c934d02010-07-19 23:46:48 +0200283static unsigned char swapbyte(unsigned char c)
284{
285 unsigned char result = 0;
286 int i = 0;
wdenk56f94be2002-11-05 16:35:14 +0000287
Heiko Schocher4c934d02010-07-19 23:46:48 +0200288 for(i = 0; i < 8; ++i) {
289 result = result << 1;
290 result |= (c & 1);
291 c = c >> 1;
292 }
293 return result;
wdenk56f94be2002-11-05 16:35:14 +0000294}
Heiko Schocher4367b8d2010-07-19 23:47:08 +0200295
296/*
297 * Device Tree Support
298 */
299#if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT)
300void ft_board_setup(void *blob, bd_t *bd)
301{
302 ft_cpu_setup(blob, bd);
303}
304#endif /* defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT) */