blob: 33e5f524f16d4e17dc68c81fe34e978a69e2042b [file] [log] [blame]
Tom Warrena3e280b2011-01-27 10:58:07 +00001/*
Tom Warrenc570d7a2012-05-22 12:19:25 +00002 * (C) Copyright 2010-2012
Tom Warrena3e280b2011-01-27 10:58:07 +00003 * NVIDIA Corporation <www.nvidia.com>
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
Tom Warren23d7fe92012-12-11 13:34:18 +000024#ifndef _TEGRA20_COMMON_H_
25#define _TEGRA20_COMMON_H_
26#include "tegra-common.h"
Tom Warrena3e280b2011-01-27 10:58:07 +000027
28/*
Tom Warren23d7fe92012-12-11 13:34:18 +000029 * NS16550 Configuration
30 */
31#define V_NS16550_CLK 216000000 /* 216MHz (pllp_out0) */
32
33/*
Tom Warrena3e280b2011-01-27 10:58:07 +000034 * High Level Configuration Options
35 */
Tom Warren23d7fe92012-12-11 13:34:18 +000036#define CONFIG_TEGRA20 /* in a NVidia Tegra20 core */
Tom Warrena3e280b2011-01-27 10:58:07 +000037
Tom Warren23d7fe92012-12-11 13:34:18 +000038/* Environment information, boards can override if required */
39#define CONFIG_LOADADDR 0x00408000 /* def. location for kernel */
Anton staaf5420cba2011-10-03 13:54:58 +000040
Tom Warren23d7fe92012-12-11 13:34:18 +000041/*
42 * Miscellaneous configurable options
43 */
44#define CONFIG_SYS_LOAD_ADDR 0x00A00800 /* default */
45#define CONFIG_STACKBASE 0x02800000 /* 40MB */
Tom Warrena3e280b2011-01-27 10:58:07 +000046
Tom Warren23d7fe92012-12-11 13:34:18 +000047/*-----------------------------------------------------------------------
48 * Physical Memory Map
49 */
50#define CONFIG_SYS_TEXT_BASE 0x0010E000
Simon Glassa1dccff2012-10-17 13:24:56 +000051
Tom Warrena3e280b2011-01-27 10:58:07 +000052/*
Tom Warren23d7fe92012-12-11 13:34:18 +000053 * Memory layout for where various images get loaded by boot scripts:
54 *
55 * scriptaddr can be pretty much anywhere that doesn't conflict with something
56 * else. Put it above BOOTMAPSZ to eliminate conflicts.
57 *
58 * kernel_addr_r must be within the first 128M of RAM in order for the
59 * kernel's CONFIG_AUTO_ZRELADDR option to work. Since the kernel will
60 * decompress itself to 0x8000 after the start of RAM, kernel_addr_r
61 * should not overlap that area, or the kernel will have to copy itself
62 * somewhere else before decompression. Similarly, the address of any other
63 * data passed to the kernel shouldn't overlap the start of RAM. Pushing
64 * this up to 16M allows for a sizable kernel to be decompressed below the
65 * compressed load address.
66 *
67 * fdt_addr_r simply shouldn't overlap anything else. Choosing 32M allows for
68 * the compressed kernel to be up to 16M too.
69 *
70 * ramdisk_addr_r simply shouldn't overlap anything else. Choosing 33M allows
71 * for the FDT/DTB to be up to 1M, which is hopefully plenty.
Tom Warrena3e280b2011-01-27 10:58:07 +000072 */
Tom Warren23d7fe92012-12-11 13:34:18 +000073#define MEM_LAYOUT_ENV_SETTINGS \
74 "scriptaddr=0x10000000\0" \
75 "kernel_addr_r=0x01000000\0" \
76 "fdt_addr_r=0x02000000\0" \
77 "ramdisk_addr_r=0x02100000\0"
Tom Warrena3e280b2011-01-27 10:58:07 +000078
Tom Warren23d7fe92012-12-11 13:34:18 +000079/* Defines for SPL */
80#define CONFIG_SPL_TEXT_BASE 0x00108000
81#define CONFIG_SYS_SPL_MALLOC_START 0x00090000
82#define CONFIG_SPL_STACK 0x000ffffc
83
84#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/tegra20/u-boot-spl.lds"
85
86/* Align LCD to 1MB boundary */
87#define CONFIG_LCD_ALIGNMENT MMU_SECTION_SIZE
Tom Warrena3e280b2011-01-27 10:58:07 +000088
Tom Warren22562a42012-09-04 17:00:24 -070089#ifdef CONFIG_TEGRA_LP0
Simon Glassef2fb1a2012-04-02 13:19:03 +000090#define TEGRA_LP0_ADDR 0x1C406000
91#define TEGRA_LP0_SIZE 0x2000
92#define TEGRA_LP0_VEC \
Tom Warren23d7fe92012-12-11 13:34:18 +000093 "lp0_vec=" __stringify(TEGRA_LP0_SIZE) \
Marek Vasut1b476f92012-09-23 17:41:25 +020094 "@" __stringify(TEGRA_LP0_ADDR) " "
Simon Glassef2fb1a2012-04-02 13:19:03 +000095#else
96#define TEGRA_LP0_VEC
97#endif
98
Tom Warrena3e280b2011-01-27 10:58:07 +000099/*
Simon Glass9d580862012-02-27 10:52:51 +0000100 * This parameter affects a TXFILLTUNING field that controls how much data is
101 * sent to the latency fifo before it is sent to the wire. Without this
102 * parameter, the default (2) causes occasional Data Buffer Errors in OUT
103 * packets depending on the buffer address and size.
104 */
105#define CONFIG_USB_EHCI_TXFIFO_THRESH 10
106#define CONFIG_EHCI_IS_TDI
Simon Glass9d580862012-02-27 10:52:51 +0000107
Allen Martin55d98a12012-08-31 08:30:00 +0000108/* Total I2C ports on Tegra20 */
Simon Glassaac60882012-02-03 15:13:59 +0000109#define TEGRA_I2C_NUM_CONTROLLERS 4
110
Stephen Warren91623dd2012-09-25 13:32:26 +0000111#define CONFIG_PARTITION_UUIDS
112#define CONFIG_CMD_PART
Tom Warrena3e280b2011-01-27 10:58:07 +0000113
Simon Glassbad90ee2012-07-29 20:53:30 +0000114#define CONFIG_SYS_NAND_SELF_INIT
Lucas Stach8a538552012-10-07 11:29:38 +0000115#define CONFIG_SYS_NAND_ONFI_DETECTION
Simon Glassbad90ee2012-07-29 20:53:30 +0000116
Stephen Warrenf227e452012-11-06 11:27:30 +0000117/* Misc utility code */
118#define CONFIG_BOUNCE_BUFFER
119
Tom Warren23d7fe92012-12-11 13:34:18 +0000120#endif /* _TEGRA20_COMMON_H_ */