blob: aa2d9c02de225fd91cf0fb91b1b66269c1a3d52f [file] [log] [blame]
wdenk4e7a58a2003-12-07 19:24:00 +00001/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk4e7a58a2003-12-07 19:24:00 +00006 */
7
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#define MV_VERSION "v0.2.0"
13
14/* LED0 = Power , LED1 = Error , LED2-5 = error code, LED6-7=00 -->PPCBoot error */
Wolfgang Denka1be4762008-05-20 16:00:29 +020015#define ERR_NONE 0
16#define ERR_ENV 1
17#define ERR_BOOTM_BADMAGIC 2
18#define ERR_BOOTM_BADCRC 3
19#define ERR_BOOTM_GUNZIP 4
wdenk4e7a58a2003-12-07 19:24:00 +000020#define ERR_BOOTP_TIMEOUT 5
Wolfgang Denka1be4762008-05-20 16:00:29 +020021#define ERR_DHCP 6
22#define ERR_TFTP 7
23#define ERR_NOLAN 8
24#define ERR_LANDRV 9
wdenk4e7a58a2003-12-07 19:24:00 +000025
26#define CONFIG_BOARD_TYPES 1
27#define MVBLUE_BOARD_BOX 1
28#define MVBLUE_BOARD_LYNX 2
29
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020030#define CONFIG_SYS_TEXT_BASE 0xFFF00000
Wolfgang Denk79362d32010-11-23 23:48:56 +010031#define CONFIG_SYS_LDSCRIPT "board/mvblue/u-boot.lds"
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020032
wdenk4e7a58a2003-12-07 19:24:00 +000033#if 0
34#define ERR_LED(code) do { if (code) \
Wolfgang Denka1be4762008-05-20 16:00:29 +020035 *(volatile char *)(0xff000003) = ( 3 | (code<<4) ) & 0xf3; \
36 else \
37 *(volatile char *)(0xff000003) = ( 1 ); \
38} while(0)
wdenk4e7a58a2003-12-07 19:24:00 +000039#else
40#define ERR_LED(code)
41#endif
42
wdenk4e7a58a2003-12-07 19:24:00 +000043#define CONFIG_MPC8245 1
44#define CONFIG_MVBLUE 1
45
46#define CONFIG_CLOCKS_IN_MHZ 1
47
Stefan Roese37628252008-08-06 14:05:38 +020048#define CONFIG_BOARD_TYPES 1
wdenk4e7a58a2003-12-07 19:24:00 +000049
50#define CONFIG_CONS_INDEX 1
51#define CONFIG_BAUDRATE 115200
wdenk4e7a58a2003-12-07 19:24:00 +000052
Stefan Roese37628252008-08-06 14:05:38 +020053#define CONFIG_BOOTDELAY 3
wdenk4e7a58a2003-12-07 19:24:00 +000054#define CONFIG_BOOT_RETRY_TIME -1
55
56#define CONFIG_AUTOBOOT_KEYED
Stefan Roese37628252008-08-06 14:05:38 +020057#define CONFIG_AUTOBOOT_PROMPT \
58 "autoboot in %d seconds (stop with 's')...\n", bootdelay
wdenk1ebf41e2004-01-02 14:00:00 +000059#define CONFIG_AUTOBOOT_STOP_STR "s"
wdenk4e7a58a2003-12-07 19:24:00 +000060#define CONFIG_ZERO_BOOTDELAY_CHECK
61#define CONFIG_RESET_TO_RETRY 60
62
wdenk4e7a58a2003-12-07 19:24:00 +000063
Jon Loeliger446e1f52007-07-08 14:14:17 -050064/*
65 * Command line configuration.
66 */
wdenk4e7a58a2003-12-07 19:24:00 +000067
Jon Loeliger446e1f52007-07-08 14:14:17 -050068#define CONFIG_CMD_ASKENV
69#define CONFIG_CMD_BOOTD
70#define CONFIG_CMD_CACHE
71#define CONFIG_CMD_DHCP
72#define CONFIG_CMD_ECHO
Mike Frysinger78dcaf42009-01-28 19:08:14 -050073#define CONFIG_CMD_SAVEENV
Jon Loeliger446e1f52007-07-08 14:14:17 -050074#define CONFIG_CMD_FLASH
75#define CONFIG_CMD_IMI
Jon Loeliger446e1f52007-07-08 14:14:17 -050076#define CONFIG_CMD_NET
77#define CONFIG_CMD_PCI
78#define CONFIG_CMD_RUN
wdenk4e7a58a2003-12-07 19:24:00 +000079
Jon Loeliger446e1f52007-07-08 14:14:17 -050080
Jon Loeligerdf5f5442007-07-09 21:24:19 -050081/*
82 * BOOTP options
83 */
84#define CONFIG_BOOTP_SUBNETMASK
85#define CONFIG_BOOTP_GATEWAY
86#define CONFIG_BOOTP_HOSTNAME
87#define CONFIG_BOOTP_BOOTPATH
88#define CONFIG_BOOTP_BOOTFILESIZE
89#define CONFIG_BOOTP_SUBNETMASK
90#define CONFIG_BOOTP_GATEWAY
91#define CONFIG_BOOTP_HOSTNAME
92#define CONFIG_BOOTP_NISDOMAIN
93#define CONFIG_BOOTP_BOOTPATH
94#define CONFIG_BOOTP_DNS
95#define CONFIG_BOOTP_DNS2
96#define CONFIG_BOOTP_SEND_HOSTNAME
97#define CONFIG_BOOTP_NTPSERVER
98#define CONFIG_BOOTP_TIMEOFFSET
99
wdenk4e7a58a2003-12-07 19:24:00 +0000100
101/*
102 * Miscellaneous configurable options
103 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk4e7a58a2003-12-07 19:24:00 +0000106
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
108#define CONFIG_SYS_MAXARGS 16 /* Max number of command args */
109#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
110#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* Default load address */
wdenk4e7a58a2003-12-07 19:24:00 +0000111
Wolfgang Denka1be4762008-05-20 16:00:29 +0200112#define CONFIG_BOOTCOMMAND "run nfsboot"
wdenk4e7a58a2003-12-07 19:24:00 +0000113#define CONFIG_BOOTARGS "root=/dev/mtdblock5 ro rootfstype=jffs2"
114
Wolfgang Denka1be4762008-05-20 16:00:29 +0200115#define CONFIG_NFSBOOTCOMMAND "bootp; run nfsargs addcons;bootm"
wdenk4e7a58a2003-12-07 19:24:00 +0000116
wdenk1ebf41e2004-01-02 14:00:00 +0000117#define CONFIG_EXTRA_ENV_SETTINGS \
118 "console_nr=0\0" \
119 "dhcp_client_id=mvBOX-XP\0" \
120 "dhcp_vendor-class-identifier=mvBOX\0" \
121 "adminboot=setenv bootargs root=/dev/mtdblock5 rw rootfstype=jffs2;run addcons;bootm ffc00000\0" \
122 "flashboot=setenv bootargs root=/dev/mtdblock5 ro rootfstype=jffs2;run addcons;bootm ffc00000\0" \
123 "safeboot=setenv bootargs root=/dev/mtdblock2 rw rootfstype=cramfs;run addcons;bootm ffc00000\0" \
124 "hdboot=setenv bootargs root=/dev/hda1;run addcons;bootm ffc00000\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100125 "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
126 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off\0" \
127 "addcons=setenv bootargs ${bootargs} console=ttyS${console_nr},${baudrate}N8\0" \
wdenk4e7a58a2003-12-07 19:24:00 +0000128 "mv_version=" MV_VERSION "\0" \
wdenk1ebf41e2004-01-02 14:00:00 +0000129 "bootretry=30\0"
wdenk4e7a58a2003-12-07 19:24:00 +0000130
131#define CONFIG_OVERWRITE_ETHADDR_ONCE
132
133/*-----------------------------------------------------------------------
134 * PCI stuff
135 *-----------------------------------------------------------------------
136 */
137
wdenk1ebf41e2004-01-02 14:00:00 +0000138#define CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000139#define CONFIG_PCI_INDIRECT_BRIDGE
wdenk4e7a58a2003-12-07 19:24:00 +0000140#define CONFIG_PCI_PNP
141#define CONFIG_PCI_SCAN_SHOW
142
Wolfgang Denka1be4762008-05-20 16:00:29 +0200143#define CONFIG_NET_RETRY_COUNT 5
wdenk4e7a58a2003-12-07 19:24:00 +0000144
145#define CONFIG_TULIP
146#define CONFIG_TULIP_FIX_DAVICOM 1
Wolfgang Denka1be4762008-05-20 16:00:29 +0200147#define CONFIG_ETHADDR b6:b4:45:eb:fb:c0
wdenk4e7a58a2003-12-07 19:24:00 +0000148
149#define CONFIG_HW_WATCHDOG
150
151/*-----------------------------------------------------------------------
152 * Start addresses for the final memory configuration
153 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk4e7a58a2003-12-07 19:24:00 +0000155 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_SDRAM_BASE 0x00000000
wdenk4e7a58a2003-12-07 19:24:00 +0000157
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_FLASH_BASE 0xFFF00000
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200159#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
wdenk4e7a58a2003-12-07 19:24:00 +0000160
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
162#define CONFIG_SYS_EUMB_ADDR 0xFC000000
wdenk4e7a58a2003-12-07 19:24:00 +0000163
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_MONITOR_LEN 0x00100000
165#define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve some kB for malloc() */
wdenk4e7a58a2003-12-07 19:24:00 +0000166
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
168#define CONFIG_SYS_MEMTEST_END 0x00800000 /* 1M ... 8M in DRAM */
wdenk4e7a58a2003-12-07 19:24:00 +0000169
170/* Maximum amount of RAM. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_MAX_RAM_SIZE 0x10000000 /* 0 .. 256MB of (S)DRAM */
wdenk4e7a58a2003-12-07 19:24:00 +0000172
173
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE
175#undef CONFIG_SYS_RAMBOOT
wdenk4e7a58a2003-12-07 19:24:00 +0000176#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_RAMBOOT
wdenk4e7a58a2003-12-07 19:24:00 +0000178#endif
179
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_ISA_IO 0xFE000000
wdenk4e7a58a2003-12-07 19:24:00 +0000181
182/*
183 * serial configuration
184 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_NS16550
186#define CONFIG_SYS_NS16550_SERIAL
wdenk4e7a58a2003-12-07 19:24:00 +0000187
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_NS16550_REG_SIZE 1
wdenk4e7a58a2003-12-07 19:24:00 +0000189
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk4e7a58a2003-12-07 19:24:00 +0000191
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_EUMB_ADDR + 0x4500)
193#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_EUMB_ADDR + 0x4600)
wdenk4e7a58a2003-12-07 19:24:00 +0000194
195/*-----------------------------------------------------------------------
196 * Definitions for initial stack pointer and data area
197 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200199#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
Wolfgang Denk0191e472010-10-26 14:34:52 +0200200#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
wdenk4e7a58a2003-12-07 19:24:00 +0000201
202/*
203 * Low Level Configuration Settings
204 * (address mappings, register initial values, etc.)
205 * You should know what you are doing if you make changes here.
206 * For the detail description refer to the MPC8240 user's manual.
207 */
208
wdenk1ebf41e2004-01-02 14:00:00 +0000209#define CONFIG_SYS_CLK_FREQ 33000000
wdenk4e7a58a2003-12-07 19:24:00 +0000210
211/* Bit-field values for MCCR1. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_ROMNAL 7
213#define CONFIG_SYS_ROMFAL 11
wdenk4e7a58a2003-12-07 19:24:00 +0000214
215/* Bit-field values for MCCR2. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_TSWAIT 0x5
217#define CONFIG_SYS_REFINT 430
wdenk4e7a58a2003-12-07 19:24:00 +0000218
219/* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_BSTOPRE 121
wdenk4e7a58a2003-12-07 19:24:00 +0000221
222/* Bit-field values for MCCR3. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_REFREC 8
wdenk4e7a58a2003-12-07 19:24:00 +0000224
225/* Bit-field values for MCCR4. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_PRETOACT 3
227#define CONFIG_SYS_ACTTOPRE 5
228#define CONFIG_SYS_ACTORW 3
229#define CONFIG_SYS_SDMODE_CAS_LAT 3
230#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
231#define CONFIG_SYS_EXTROM 1
232#define CONFIG_SYS_REGDIMM 0
233#define CONFIG_SYS_DBUS_SIZE2 1
234#define CONFIG_SYS_SDMODE_WRAP 0
wdenk4e7a58a2003-12-07 19:24:00 +0000235
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_PGMAX 0x32
237#define CONFIG_SYS_SDRAM_DSCD 0x20
wdenk4e7a58a2003-12-07 19:24:00 +0000238
239/* Memory bank settings.
240 * Only bits 20-29 are actually used from these vales to set the
241 * start/end addresses. The upper two bits will always be 0, and the lower
242 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
243 * address. Refer to the MPC8240 book.
244 */
245
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_BANK0_START 0x00000000
247#define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
248#define CONFIG_SYS_BANK0_ENABLE 1
249#define CONFIG_SYS_BANK1_START 0x3ff00000
250#define CONFIG_SYS_BANK1_END 0x3fffffff
251#define CONFIG_SYS_BANK1_ENABLE 0
252#define CONFIG_SYS_BANK2_START 0x3ff00000
253#define CONFIG_SYS_BANK2_END 0x3fffffff
254#define CONFIG_SYS_BANK2_ENABLE 0
255#define CONFIG_SYS_BANK3_START 0x3ff00000
256#define CONFIG_SYS_BANK3_END 0x3fffffff
257#define CONFIG_SYS_BANK3_ENABLE 0
258#define CONFIG_SYS_BANK4_START 0x3ff00000
259#define CONFIG_SYS_BANK4_END 0x3fffffff
260#define CONFIG_SYS_BANK4_ENABLE 0
261#define CONFIG_SYS_BANK5_START 0x3ff00000
262#define CONFIG_SYS_BANK5_END 0x3fffffff
263#define CONFIG_SYS_BANK5_ENABLE 0
264#define CONFIG_SYS_BANK6_START 0x3ff00000
265#define CONFIG_SYS_BANK6_END 0x3fffffff
266#define CONFIG_SYS_BANK6_ENABLE 0
267#define CONFIG_SYS_BANK7_START 0x3ff00000
268#define CONFIG_SYS_BANK7_END 0x3fffffff
269#define CONFIG_SYS_BANK7_ENABLE 0
wdenk4e7a58a2003-12-07 19:24:00 +0000270
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200271#define CONFIG_SYS_ODCR 0xff
wdenk4e7a58a2003-12-07 19:24:00 +0000272
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
274#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
wdenk4e7a58a2003-12-07 19:24:00 +0000275
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
277#define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
wdenk4e7a58a2003-12-07 19:24:00 +0000278
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
280#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenk4e7a58a2003-12-07 19:24:00 +0000281
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
283#define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenk4e7a58a2003-12-07 19:24:00 +0000284
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
286#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
287#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
288#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
289#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
290#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
291#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
292#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
wdenk4e7a58a2003-12-07 19:24:00 +0000293
294/*
295 * For booting Linux, the board info and command line data
296 * have to be in the first 8 MB of memory, since this is
297 * the maximum mapped by the Linux kernel during initialization.
298 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk4e7a58a2003-12-07 19:24:00 +0000300
301/*-----------------------------------------------------------------------
302 * FLASH organization
303 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#undef CONFIG_SYS_FLASH_PROTECTION
305#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */
306#define CONFIG_SYS_MAX_FLASH_SECT 63 /* Max number of sectors per flash */
wdenk4e7a58a2003-12-07 19:24:00 +0000307
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#define CONFIG_SYS_FLASH_ERASE_TOUT 12000
309#define CONFIG_SYS_FLASH_WRITE_TOUT 1000
wdenk4e7a58a2003-12-07 19:24:00 +0000310
311
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200312#define CONFIG_ENV_IS_IN_FLASH
wdenk4e7a58a2003-12-07 19:24:00 +0000313
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200314#define CONFIG_ENV_OFFSET 0x00010000
315#define CONFIG_ENV_SIZE 0x00010000
316#define CONFIG_ENV_SECT_SIZE 0x00010000
wdenk4e7a58a2003-12-07 19:24:00 +0000317
318/*-----------------------------------------------------------------------
319 * Cache Configuration
320 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200321#define CONFIG_SYS_CACHELINE_SIZE 32
Jon Loeliger446e1f52007-07-08 14:14:17 -0500322#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenk4e7a58a2003-12-07 19:24:00 +0000324#endif
wdenk4e7a58a2003-12-07 19:24:00 +0000325#endif /* __CONFIG_H */