blob: a9742c19b26b2b5f3b7b1557b6227fa98907c926 [file] [log] [blame]
wdenk70ae5b42004-10-10 17:05:18 +00001/*
wdenk20dd2fa2004-11-21 00:06:33 +00002 * Gary Jennejohn <garyj@denx.de>
wdenk70ae5b42004-10-10 17:05:18 +00003 *
wdenk20dd2fa2004-11-21 00:06:33 +00004 * Configuration settings for the CMC PU2 board.
wdenk70ae5b42004-10-10 17:05:18 +00005 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk0598d202004-12-14 23:28:24 +000016 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenk70ae5b42004-10-10 17:05:18 +000017 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28/*
29 * If we are developing, we might want to start armboot from ram
30 * so we MUST NOT initialize critical regs like mem-timing ...
31 */
32#define CONFIG_INIT_CRITICAL /* undef for developing */
33
34/* ARM asynchronous clock */
wdenkac40ade2004-11-24 23:35:19 +000035#define AT91C_MAIN_CLOCK 207360000 /* from 18.432 MHz crystal (18432000 / 4 * 45) */
36#define AT91C_MASTER_CLOCK 69120000 /* peripheral clock (AT91C_MASTER_CLOCK / 3) */
wdenk70ae5b42004-10-10 17:05:18 +000037
38#define AT91_SLOW_CLOCK 32768 /* slow clock */
39
40#define CONFIG_AT91RM9200DK 1 /* on an AT91RM9200DK Board */
wdenk0598d202004-12-14 23:28:24 +000041#define CONFIG_CMC_PU2 1 /* on an CMC_PU2 Board */
wdenk70ae5b42004-10-10 17:05:18 +000042#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
43#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
44#define CONFIG_SETUP_MEMORY_TAGS 1
45#define CONFIG_INITRD_TAG 1
46
47/* define this to include the functionality of boot.bin in u-boot */
wdenk20dd2fa2004-11-21 00:06:33 +000048#define CONFIG_BOOTBINFUNC
49
50/* just to make sure */
51#ifndef CONFIG_BOOTBINFUNC
52#define CONFIG_BOOTBINFUNC
53#endif
wdenk70ae5b42004-10-10 17:05:18 +000054
wdenk0af9d012005-03-31 23:44:33 +000055#ifdef CONFIG_BOOTBINFUNC
56#define CFG_USE_MAIN_OSCILLATOR 1
57/* flash */
58#define MC_PUIA_VAL 0x00000000
59#define MC_PUP_VAL 0x00000000
60#define MC_PUER_VAL 0x00000000
61#define MC_ASR_VAL 0x00000000
62#define MC_AASR_VAL 0x00000000
63#define EBI_CFGR_VAL 0x00000000
64#define SMC2_CSR_VAL 0x100032ad /* 16bit, 2 TDF, 4 WS */
65
66/* clocks */
67#define PLLAR_VAL 0x202CBE04 /* 207.360 MHz for PCK */
68#define PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
69#define MCKR_VAL 0x00000202 /* PCK/3 = MCK Master Clock = 69.120MHz from PLLA */
70
71/* sdram */
72#define PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
73#define PIOC_BSR_VAL 0x00000000
74#define PIOC_PDR_VAL 0xFFFF0000
75#define EBI_CSA_VAL 0x00000002 /* CS1=SDRAM */
76#define SDRC_CR_VAL 0x3399c1d4 /* set up the SDRAM */
77#define SDRAM 0x20000000 /* address of the SDRAM */
78#define SDRAM1 0x20000080 /* address of the SDRAM */
79#define SDRAM_VAL 0x00000000 /* value written to SDRAM */
80#define SDRC_MR_VAL 0x00000002 /* Precharge All */
81#define SDRC_MR_VAL1 0x00000004 /* refresh */
82#define SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
83#define SDRC_MR_VAL3 0x00000000 /* Normal Mode */
84#define SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
85#endif
86
wdenk70ae5b42004-10-10 17:05:18 +000087/*
88 * Size of malloc() pool
89 */
90#define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
91#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
92
wdenk0598d202004-12-14 23:28:24 +000093#define CONFIG_BAUDRATE 9600
wdenk70ae5b42004-10-10 17:05:18 +000094
wdenkac40ade2004-11-24 23:35:19 +000095#define CFG_AT91C_BRGR_DIVISOR 450 /* hardcode so no __divsi3 : AT91C_MASTER_CLOCK /(baudrate * 16) */
wdenk70ae5b42004-10-10 17:05:18 +000096
97/*
98 * Hardware drivers
99 */
100
101/* define one of these to choose the DBGU, USART0 or USART1 as console */
102#undef CONFIG_DBGU
wdenk20dd2fa2004-11-21 00:06:33 +0000103#define CONFIG_USART0
104#undef CONFIG_USART1
wdenk70ae5b42004-10-10 17:05:18 +0000105
106#undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */
107
108#undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */
109
wdenk20dd2fa2004-11-21 00:06:33 +0000110#define CONFIG_HARD_I2C
wdenk70ae5b42004-10-10 17:05:18 +0000111
112#ifdef CONFIG_HARD_I2C
wdenk0598d202004-12-14 23:28:24 +0000113#define CFG_I2C_SPEED 0 /* not used */
114#define CFG_I2C_SLAVE 0 /* not used */
115#define CONFIG_RTC_RS5C372A /* RICOH I2C RTC */
116#define CFG_I2C_RTC_ADDR 0x32
117#define CFG_I2C_EEPROM_ADDR 0x50
wdenk70ae5b42004-10-10 17:05:18 +0000118#define CFG_I2C_EEPROM_ADDR_LEN 1
119#define CFG_I2C_EEPROM_ADDR_OVERFLOW
120#endif
wdenkac40ade2004-11-24 23:35:19 +0000121/* still about 20 kB free with this defined */
122#define CFG_LONGHELP
wdenk70ae5b42004-10-10 17:05:18 +0000123
124#define CONFIG_BOOTDELAY 3
wdenk70ae5b42004-10-10 17:05:18 +0000125
126#ifdef CONFIG_HARD_I2C
127#define CONFIG_COMMANDS \
wdenk0598d202004-12-14 23:28:24 +0000128 ((CONFIG_CMD_DFL | \
129 CFG_CMD_I2C | \
130 CFG_CMD_DATE | \
131 CFG_CMD_EEPROM | \
132 CFG_CMD_DHCP ) & \
133 ~(CFG_CMD_FPGA | CFG_CMD_MISC) )
wdenk70ae5b42004-10-10 17:05:18 +0000134#else
135#define CONFIG_COMMANDS \
wdenk0598d202004-12-14 23:28:24 +0000136 ((CONFIG_CMD_DFL | \
137 CFG_CMD_DHCP ) & \
138 ~(CFG_CMD_FPGA | CFG_CMD_MISC) )
139#define CONFIG_TIMESTAMP
wdenk70ae5b42004-10-10 17:05:18 +0000140#endif
wdenkac40ade2004-11-24 23:35:19 +0000141#define CFG_LONGHELP
wdenk70ae5b42004-10-10 17:05:18 +0000142
143/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
144#include <cmd_confdefs.h>
145
wdenk0598d202004-12-14 23:28:24 +0000146#define AT91_SMART_MEDIA_ALE (1 << 22) /* our ALE is AD22 */
147#define AT91_SMART_MEDIA_CLE (1 << 21) /* our CLE is AD21 */
wdenk70ae5b42004-10-10 17:05:18 +0000148
wdenk0598d202004-12-14 23:28:24 +0000149#define CONFIG_NR_DRAM_BANKS 1
150#define PHYS_SDRAM 0x20000000
151#define PHYS_SDRAM_SIZE 0x1000000 /* 16 megs */
wdenk70ae5b42004-10-10 17:05:18 +0000152
153#define CFG_MEMTEST_START PHYS_SDRAM
154#define CFG_MEMTEST_END CFG_MEMTEST_START + PHYS_SDRAM_SIZE - 262144
155
156#define CONFIG_DRIVER_ETHER
157#define CONFIG_NET_RETRY_COUNT 20
158#define CONFIG_AT91C_USE_RMII
159
160#define CONFIG_HAS_DATAFLASH 1
161#define CFG_SPI_WRITE_TOUT (5*CFG_HZ)
wdenk0598d202004-12-14 23:28:24 +0000162#define CFG_MAX_DATAFLASH_BANKS 2
163#define CFG_MAX_DATAFLASH_PAGES 16384
wdenk70ae5b42004-10-10 17:05:18 +0000164#define CFG_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* Logical adress for CS0 */
165#define CFG_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* Logical adress for CS3 */
166
167#define PHYS_FLASH_1 0x10000000
wdenk20dd2fa2004-11-21 00:06:33 +0000168#define PHYS_FLASH_SIZE 0x800000 /* 8 megs main flash */
wdenk70ae5b42004-10-10 17:05:18 +0000169#define CFG_FLASH_BASE PHYS_FLASH_1
wdenk0598d202004-12-14 23:28:24 +0000170#define CFG_MONITOR_BASE CFG_FLASH_BASE
wdenk70ae5b42004-10-10 17:05:18 +0000171#define CFG_MAX_FLASH_BANKS 1
172#define CFG_MAX_FLASH_SECT 256
173#define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
174#define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
175
wdenk70ae5b42004-10-10 17:05:18 +0000176#define CFG_ENV_IS_IN_FLASH 1
wdenk0598d202004-12-14 23:28:24 +0000177#define CFG_ENV_OFFSET 0x20000 /* after u-boot.bin */
178#define CFG_ENV_SECT_SIZE (64 << 10) /* sectors are 64 kB */
179#define CFG_ENV_SIZE (16 << 10) /* Use only 16 kB */
wdenk70ae5b42004-10-10 17:05:18 +0000180
181#define CFG_LOAD_ADDR 0x21000000 /* default load address */
182
wdenk0598d202004-12-14 23:28:24 +0000183#define CFG_BAUDRATE_TABLE { 115200, 57600, 38400, 19200, 9600 }
wdenk70ae5b42004-10-10 17:05:18 +0000184
wdenk0598d202004-12-14 23:28:24 +0000185#define CFG_PROMPT "=> " /* Monitor Command Prompt */
wdenk70ae5b42004-10-10 17:05:18 +0000186#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenk0598d202004-12-14 23:28:24 +0000187#define CFG_MAXARGS 32 /* max number of command args */
wdenk70ae5b42004-10-10 17:05:18 +0000188#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
189
190#ifndef __ASSEMBLY__
191/*-----------------------------------------------------------------------
192 * Board specific extension for bd_info
193 *
194 * This structure is embedded in the global bd_info (bd_t) structure
195 * and can be used by the board specific code (eg board/...)
196 */
197
198struct bd_info_ext {
199 /* helper variable for board environment handling
200 *
wdenk0598d202004-12-14 23:28:24 +0000201 * env_crc_valid == 0 => uninitialised
202 * env_crc_valid > 0 => environment crc in flash is valid
203 * env_crc_valid < 0 => environment crc in flash is invalid
wdenk70ae5b42004-10-10 17:05:18 +0000204 */
205 int env_crc_valid;
206};
wdenk0598d202004-12-14 23:28:24 +0000207#endif /* __ASSEMBLY__ */
wdenk70ae5b42004-10-10 17:05:18 +0000208
wdenk61aa0612004-10-11 22:25:49 +0000209#define CFG_HZ 1000
210#define CFG_HZ_CLOCK AT91C_MASTER_CLOCK/2 /* AT91C_TC0_CMR is implicitly set to */
wdenk70ae5b42004-10-10 17:05:18 +0000211 /* AT91C_TC_TIMER_DIV1_CLOCK */
212
213#define CONFIG_STACKSIZE (32*1024) /* regular stack */
214
215#ifdef CONFIG_USE_IRQ
216#error CONFIG_USE_IRQ not supported
217#endif
218
wdenk0598d202004-12-14 23:28:24 +0000219#endif /* __CONFIG_H */