blob: a08b791c2e07dc3d3e29bee7bdda2e53085003ce [file] [log] [blame]
wdenk70ae5b42004-10-10 17:05:18 +00001/*
2 * Rick Bronson <rick@efn.org>
3 *
4 * Configuation settings for the AT91RM9200DK board.
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28/*
29 * If we are developing, we might want to start armboot from ram
30 * so we MUST NOT initialize critical regs like mem-timing ...
31 */
32#define CONFIG_INIT_CRITICAL /* undef for developing */
33
34/* ARM asynchronous clock */
35#define AT91C_MAIN_CLOCK 179712000 /* from 18.432 MHz crystal (18432000 / 4 * 39) */
36#define AT91C_MASTER_CLOCK 59904000 /* peripheral clock (AT91C_MASTER_CLOCK / 3) */
37/* #define AT91C_MASTER_CLOCK 44928000 */ /* peripheral clock (AT91C_MASTER_CLOCK / 4) */
38
39#define AT91_SLOW_CLOCK 32768 /* slow clock */
40
41#define CONFIG_AT91RM9200DK 1 /* on an AT91RM9200DK Board */
42#define CONFIG_CMC_PU2 1 /* on an CMC_PU2 Board */
43#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
44#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
45#define CONFIG_SETUP_MEMORY_TAGS 1
46#define CONFIG_INITRD_TAG 1
47
48/* define this to include the functionality of boot.bin in u-boot */
49#undef CONFIG_BOOTBINFUNC
50
51/*
52 * Size of malloc() pool
53 */
54#define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
55#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
56
57#define CONFIG_BAUDRATE 9600
58
59#define CFG_AT91C_BRGR_DIVISOR 390 /* hardcode so no __divsi3 : AT91C_MASTER_CLOCK /(baudrate * 16) */
60
61/*
62 * Hardware drivers
63 */
64
65/* define one of these to choose the DBGU, USART0 or USART1 as console */
66#undef CONFIG_DBGU
67#undef CONFIG_USART0
68#define CONFIG_USART1
69
70#undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */
71
72#undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */
73
wdenk61aa0612004-10-11 22:25:49 +000074#undef CONFIG_HARD_I2C
wdenk70ae5b42004-10-10 17:05:18 +000075
76#ifdef CONFIG_HARD_I2C
77#define CFG_I2C_SPEED 0 /* not used */
78#define CFG_I2C_SLAVE 0 /* not used */
79#define CONFIG_RTC_RS5C372A /* RICOH I2C RTC */
80#define CFG_I2C_RTC_ADDR 0x32
81#define CFG_I2C_EEPROM_ADDR 0x50
82#define CFG_I2C_EEPROM_ADDR_LEN 1
83#define CFG_I2C_EEPROM_ADDR_OVERFLOW
84#endif
85
86#define CONFIG_BOOTDELAY 3
87/* #define CONFIG_ENV_OVERWRITE 1 */
88
89#ifdef CONFIG_HARD_I2C
90#define CONFIG_COMMANDS \
91 ((CONFIG_CMD_DFL | \
92 CFG_CMD_I2C | \
wdenk61aa0612004-10-11 22:25:49 +000093 CFG_CMD_DATE | \
wdenk70ae5b42004-10-10 17:05:18 +000094 CFG_CMD_EEPROM | \
95 CFG_CMD_DHCP ) & \
96 ~(CFG_CMD_BDI | \
97 CFG_CMD_IMI | \
98 CFG_CMD_AUTOSCRIPT | \
99 CFG_CMD_FPGA | \
100 CFG_CMD_MISC | \
101 CFG_CMD_LOADS ))
102#else
103#define CONFIG_COMMANDS \
104 ((CONFIG_CMD_DFL | \
105 CFG_CMD_DHCP ) & \
106 ~(CFG_CMD_BDI | \
107 CFG_CMD_IMI | \
108 CFG_CMD_AUTOSCRIPT | \
109 CFG_CMD_FPGA | \
110 CFG_CMD_MISC | \
111 CFG_CMD_LOADS ))
112#endif
113
114/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
115#include <cmd_confdefs.h>
116
117#define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
118#define SECTORSIZE 512
119
120#define ADDR_COLUMN 1
121#define ADDR_PAGE 2
122#define ADDR_COLUMN_PAGE 3
123
124#define NAND_ChipID_UNKNOWN 0x00
125#define NAND_MAX_FLOORS 1
126#define NAND_MAX_CHIPS 1
127
128#define AT91_SMART_MEDIA_ALE (1 << 22) /* our ALE is AD22 */
129#define AT91_SMART_MEDIA_CLE (1 << 21) /* our CLE is AD21 */
130
131#define NAND_DISABLE_CE(nand) do { *AT91C_PIOC_SODR = AT91C_PIO_PC0;} while(0)
132#define NAND_ENABLE_CE(nand) do { *AT91C_PIOC_CODR = AT91C_PIO_PC0;} while(0)
133
134#define NAND_WAIT_READY(nand) while (!(*AT91C_PIOC_PDSR & AT91C_PIO_PC2))
135
136#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr | AT91_SMART_MEDIA_CLE) = (__u8)(d); } while(0)
137#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr | AT91_SMART_MEDIA_ALE) = (__u8)(d); } while(0)
138#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
139#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
140/* the following are NOP's in our implementation */
141#define NAND_CTL_CLRALE(nandptr)
142#define NAND_CTL_SETALE(nandptr)
143#define NAND_CTL_CLRCLE(nandptr)
144#define NAND_CTL_SETCLE(nandptr)
145
146#define CONFIG_NR_DRAM_BANKS 1
147#define PHYS_SDRAM 0x20000000
148#define PHYS_SDRAM_SIZE 0x2000000 /* 32 megs */
149
150#define CFG_MEMTEST_START PHYS_SDRAM
151#define CFG_MEMTEST_END CFG_MEMTEST_START + PHYS_SDRAM_SIZE - 262144
152
153#define CONFIG_DRIVER_ETHER
154#define CONFIG_NET_RETRY_COUNT 20
155#define CONFIG_AT91C_USE_RMII
156
157#define CONFIG_HAS_DATAFLASH 1
158#define CFG_SPI_WRITE_TOUT (5*CFG_HZ)
159#define CFG_MAX_DATAFLASH_BANKS 2
160#define CFG_MAX_DATAFLASH_PAGES 16384
161#define CFG_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* Logical adress for CS0 */
162#define CFG_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* Logical adress for CS3 */
163
164#define PHYS_FLASH_1 0x10000000
165#define PHYS_FLASH_SIZE 0x200000 /* 2 megs main flash */
166#define CFG_FLASH_BASE PHYS_FLASH_1
167#define CFG_MAX_FLASH_BANKS 1
168#define CFG_MAX_FLASH_SECT 256
169#define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
170#define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
171
172#undef CFG_ENV_IS_IN_DATAFLASH
173
174#ifdef CFG_ENV_IS_IN_DATAFLASH
175#define CFG_ENV_OFFSET 0x20000
176#define CFG_ENV_ADDR (CFG_DATAFLASH_LOGIC_ADDR_CS0 + CFG_ENV_OFFSET)
177#define CFG_ENV_SIZE 0x2000 /* 0x8000 */
178#else
179#define CFG_ENV_IS_IN_FLASH 1
180#define CFG_ENV_ADDR (PHYS_FLASH_1 + 0xe000) /* 0x10000 */
181#define CFG_ENV_SIZE 0x2000 /* 0x8000 */
182#endif
183
184
185#define CFG_LOAD_ADDR 0x21000000 /* default load address */
186
187#define CFG_BOOT_SIZE 0x6000 /* 24 KBytes */
188#define CFG_U_BOOT_BASE (PHYS_FLASH_1 + 0x10000)
189#define CFG_U_BOOT_SIZE 0x10000 /* 64 KBytes */
190
191#define CFG_BAUDRATE_TABLE {115200 , 19200, 38400, 57600, 9600 }
192
193#define CFG_PROMPT "U-Boot> " /* Monitor Command Prompt */
194#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
195#define CFG_MAXARGS 16 /* max number of command args */
196#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
197
198#ifndef __ASSEMBLY__
199/*-----------------------------------------------------------------------
200 * Board specific extension for bd_info
201 *
202 * This structure is embedded in the global bd_info (bd_t) structure
203 * and can be used by the board specific code (eg board/...)
204 */
205
206struct bd_info_ext {
207 /* helper variable for board environment handling
208 *
209 * env_crc_valid == 0 => uninitialised
210 * env_crc_valid > 0 => environment crc in flash is valid
211 * env_crc_valid < 0 => environment crc in flash is invalid
212 */
213 int env_crc_valid;
214};
215#endif
216
wdenk61aa0612004-10-11 22:25:49 +0000217#define CFG_HZ 1000
218#define CFG_HZ_CLOCK AT91C_MASTER_CLOCK/2 /* AT91C_TC0_CMR is implicitly set to */
wdenk70ae5b42004-10-10 17:05:18 +0000219 /* AT91C_TC_TIMER_DIV1_CLOCK */
220
221#define CONFIG_STACKSIZE (32*1024) /* regular stack */
222
223#ifdef CONFIG_USE_IRQ
224#error CONFIG_USE_IRQ not supported
225#endif
226
227#endif