wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 1 | /* |
wdenk | 8d5d28a | 2005-04-02 22:37:54 +0000 | [diff] [blame] | 2 | * (C) Copyright 2003-2005 |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #ifndef __CONFIG_H |
| 9 | #define __CONFIG_H |
| 10 | |
| 11 | /* |
| 12 | * High Level Configuration Options |
| 13 | * (easy to change) |
| 14 | */ |
| 15 | |
| 16 | #define CONFIG_MPC5200 |
Masahiro Yamada | 608ed2c | 2014-01-16 11:03:07 +0900 | [diff] [blame] | 17 | #define CONFIG_PM520 1 /* PM520 board */ |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 18 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 19 | #define CONFIG_SYS_TEXT_BASE 0xfff00000 |
| 20 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 21 | #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */ |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 22 | |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 23 | #define CONFIG_MISC_INIT_R |
| 24 | |
Becky Bruce | 03ea1be | 2008-05-08 19:02:12 -0500 | [diff] [blame] | 25 | #define CONFIG_HIGH_BATS 1 /* High BATs supported */ |
| 26 | |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 27 | /* |
| 28 | * Serial console configuration |
| 29 | */ |
| 30 | #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */ |
| 31 | #define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 32 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 } |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 33 | |
| 34 | |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 35 | /* |
| 36 | * PCI Mapping: |
| 37 | * 0x40000000 - 0x4fffffff - PCI Memory |
| 38 | * 0x50000000 - 0x50ffffff - PCI IO Space |
| 39 | */ |
| 40 | #define CONFIG_PCI 1 |
| 41 | #define CONFIG_PCI_PNP 1 |
| 42 | #define CONFIG_PCI_SCAN_SHOW 1 |
TsiChung Liew | 521f97b | 2008-03-30 01:19:06 -0500 | [diff] [blame] | 43 | #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1 |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 44 | |
| 45 | #define CONFIG_PCI_MEM_BUS 0x40000000 |
| 46 | #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS |
| 47 | #define CONFIG_PCI_MEM_SIZE 0x10000000 |
| 48 | |
| 49 | #define CONFIG_PCI_IO_BUS 0x50000000 |
| 50 | #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS |
| 51 | #define CONFIG_PCI_IO_SIZE 0x01000000 |
| 52 | |
Marian Balakowicz | aab8c49 | 2005-10-28 22:30:33 +0200 | [diff] [blame] | 53 | #define CONFIG_MII 1 |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 54 | #define CONFIG_EEPRO100 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 55 | #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */ |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 56 | #undef CONFIG_NS8382X |
| 57 | |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 58 | |
| 59 | /* Partitions */ |
| 60 | #define CONFIG_DOS_PARTITION |
| 61 | |
| 62 | /* USB */ |
| 63 | #if 1 |
| 64 | #define CONFIG_USB_OHCI |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 65 | #define CONFIG_USB_STORAGE |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 66 | #endif |
| 67 | |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 68 | /* |
Jon Loeliger | beb9ff4 | 2007-07-10 09:22:23 -0500 | [diff] [blame] | 69 | * BOOTP options |
| 70 | */ |
| 71 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 72 | #define CONFIG_BOOTP_BOOTPATH |
| 73 | #define CONFIG_BOOTP_GATEWAY |
| 74 | #define CONFIG_BOOTP_HOSTNAME |
| 75 | |
| 76 | |
| 77 | /* |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 78 | * Command line configuration. |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 79 | */ |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 80 | #include <config_cmd_default.h> |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 81 | |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 82 | #define CONFIG_CMD_BEDBUG |
| 83 | #define CONFIG_CMD_DATE |
| 84 | #define CONFIG_CMD_DHCP |
| 85 | #define CONFIG_CMD_EEPROM |
| 86 | #define CONFIG_CMD_FAT |
| 87 | #define CONFIG_CMD_I2C |
| 88 | #define CONFIG_CMD_IDE |
| 89 | #define CONFIG_CMD_NFS |
| 90 | #define CONFIG_CMD_SNTP |
| 91 | #define CONFIG_CMD_USB |
| 92 | |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 93 | #define CONFIG_CMD_PCI |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 94 | |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 95 | |
| 96 | /* |
| 97 | * Autobooting |
| 98 | */ |
| 99 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 100 | |
| 101 | #define CONFIG_PREBOOT "echo;" \ |
Wolfgang Denk | 1baed66 | 2008-03-03 12:16:44 +0100 | [diff] [blame] | 102 | "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 103 | "echo" |
| 104 | |
| 105 | #undef CONFIG_BOOTARGS |
| 106 | |
| 107 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 108 | "netdev=eth0\0" \ |
| 109 | "hostname=pm520\0" \ |
| 110 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 111 | "nfsroot=${serverip}:${rootpath}\0" \ |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 112 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 113 | "addip=setenv bootargs ${bootargs} " \ |
| 114 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ |
| 115 | ":${hostname}:${netdev}:off panic=1\0" \ |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 116 | "flash_nfs=run nfsargs addip;" \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 117 | "bootm ${kernel_addr}\0" \ |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 118 | "flash_self=run ramargs addip;" \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 119 | "bootm ${kernel_addr} ${ramdisk_addr}\0" \ |
| 120 | "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \ |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 121 | "rootpath=/opt/eldk30/ppc_82xx\0" \ |
| 122 | "bootfile=/tftpboot/PM520/uImage\0" \ |
| 123 | "" |
| 124 | |
| 125 | #define CONFIG_BOOTCOMMAND "run flash_self" |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 126 | |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 127 | /* |
| 128 | * IPB Bus clocking configuration. |
| 129 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 130 | #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */ |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 131 | /* |
| 132 | * I2C configuration |
| 133 | */ |
| 134 | #define CONFIG_HARD_I2C 1 /* I2C with hardware support */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 135 | #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */ |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 136 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 137 | #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */ |
| 138 | #define CONFIG_SYS_I2C_SLAVE 0x7F |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 139 | |
| 140 | /* |
| 141 | * EEPROM configuration |
| 142 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 143 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x58 |
| 144 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
| 145 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 |
| 146 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 147 | |
| 148 | /* |
| 149 | * RTC configuration |
| 150 | */ |
| 151 | #define CONFIG_RTC_PCF8563 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 152 | #define CONFIG_SYS_I2C_RTC_ADDR 0x51 |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 153 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 154 | #define CONFIG_SYS_DOC_BASE 0xE0000000 |
| 155 | #define CONFIG_SYS_DOC_SIZE 0x00100000 |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 156 | |
| 157 | #if defined(CONFIG_BOOT_ROM) |
| 158 | /* |
| 159 | * Flash configuration (8,16 or 32 MB) |
| 160 | * TEXT base always at 0xFFF00000 |
| 161 | * ENV_ADDR always at 0xFFF40000 |
Wolfgang Denk | 618582e | 2005-12-29 15:12:09 +0100 | [diff] [blame] | 162 | * FLASH_BASE at 0xFA000000 for 64 MB |
| 163 | * 0xFC000000 for 32 MB |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 164 | * 0xFD000000 for 16 MB |
| 165 | * 0xFD800000 for 8 MB |
| 166 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 167 | #define CONFIG_SYS_FLASH_BASE 0xFA000000 |
| 168 | #define CONFIG_SYS_FLASH_SIZE 0x04000000 |
| 169 | #define CONFIG_SYS_BOOTROM_BASE 0xFFF00000 |
| 170 | #define CONFIG_SYS_BOOTROM_SIZE 0x00080000 |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 171 | #define CONFIG_ENV_ADDR (0xFDF00000 + 0x40000) |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 172 | #else |
| 173 | /* |
| 174 | * Flash configuration (8,16 or 32 MB) |
| 175 | * TEXT base always at 0xFFF00000 |
| 176 | * ENV_ADDR always at 0xFFF40000 |
Wolfgang Denk | 618582e | 2005-12-29 15:12:09 +0100 | [diff] [blame] | 177 | * FLASH_BASE at 0xFC000000 for 64 MB |
| 178 | * 0xFE000000 for 32 MB |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 179 | * 0xFF000000 for 16 MB |
| 180 | * 0xFF800000 for 8 MB |
| 181 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 182 | #define CONFIG_SYS_FLASH_BASE 0xFC000000 |
| 183 | #define CONFIG_SYS_FLASH_SIZE 0x04000000 |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 184 | #define CONFIG_ENV_ADDR (0xFFF00000 + 0x40000) |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 185 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 186 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */ |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 187 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 188 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */ |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 189 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */ |
| 191 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */ |
| 192 | #define CONFIG_SYS_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */ |
| 193 | #define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */ |
| 194 | #define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 195 | |
| 196 | #define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */ |
| 197 | |
| 198 | #undef CONFIG_FLASH_16BIT /* Flash is 32-bit */ |
| 199 | |
| 200 | |
| 201 | /* |
| 202 | * Environment settings |
| 203 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 204 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 205 | #define CONFIG_ENV_SIZE 0x10000 |
| 206 | #define CONFIG_ENV_SECT_SIZE 0x40000 |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 207 | #define CONFIG_ENV_OVERWRITE 1 |
| 208 | |
| 209 | /* |
| 210 | * Memory map |
| 211 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 212 | #define CONFIG_SYS_MBAR 0xf0000000 |
| 213 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 214 | #define CONFIG_SYS_DEFAULT_MBAR 0x80000000 |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 215 | |
| 216 | /* Use SRAM until RAM will be available */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 217 | #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 218 | #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */ |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 219 | |
| 220 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 221 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 222 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 223 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 224 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 225 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 226 | # define CONFIG_SYS_RAMBOOT 1 |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 227 | #endif |
| 228 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 229 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
| 230 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
| 231 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 232 | |
| 233 | /* |
| 234 | * Ethernet configuration |
| 235 | */ |
wdenk | 50fc90c | 2004-05-05 08:31:53 +0000 | [diff] [blame] | 236 | #define CONFIG_MPC5xxx_FEC 1 |
Ben Warren | bc1b917 | 2009-02-05 23:58:25 -0800 | [diff] [blame] | 237 | #define CONFIG_MPC5xxx_FEC_MII100 |
wdenk | 50fc90c | 2004-05-05 08:31:53 +0000 | [diff] [blame] | 238 | /* |
Ben Warren | bc1b917 | 2009-02-05 23:58:25 -0800 | [diff] [blame] | 239 | * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb |
wdenk | 50fc90c | 2004-05-05 08:31:53 +0000 | [diff] [blame] | 240 | */ |
Ben Warren | bc1b917 | 2009-02-05 23:58:25 -0800 | [diff] [blame] | 241 | /* #define CONFIG_MPC5xxx_FEC_MII10 */ |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 242 | #define CONFIG_PHY_ADDR 0x00 |
| 243 | |
| 244 | /* |
| 245 | * GPIO configuration |
| 246 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 247 | #define CONFIG_SYS_GPS_PORT_CONFIG 0x10000004 |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 248 | |
| 249 | /* |
| 250 | * Miscellaneous configurable options |
| 251 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 252 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 253 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 254 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 255 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 256 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 257 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 258 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 259 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 260 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 261 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 262 | #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */ |
| 263 | #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */ |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 264 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 265 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 266 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 267 | #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */ |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 268 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 269 | # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 270 | #endif |
| 271 | |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 272 | /* |
| 273 | * Various low-level settings |
| 274 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 275 | #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI |
| 276 | #define CONFIG_SYS_HID0_FINAL HID0_ICE |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 277 | |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 278 | #if defined(CONFIG_BOOT_ROM) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 279 | #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_BOOTROM_BASE |
| 280 | #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_BOOTROM_SIZE |
| 281 | #define CONFIG_SYS_BOOTCS_CFG 0x00047800 |
| 282 | #define CONFIG_SYS_CS0_START CONFIG_SYS_BOOTROM_BASE |
| 283 | #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_BOOTROM_SIZE |
| 284 | #define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE |
| 285 | #define CONFIG_SYS_CS1_SIZE CONFIG_SYS_FLASH_SIZE |
| 286 | #define CONFIG_SYS_CS1_CFG 0x0004FF00 |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 287 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 288 | #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE |
| 289 | #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE |
| 290 | #define CONFIG_SYS_BOOTCS_CFG 0x0004FF00 |
| 291 | #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE |
| 292 | #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE |
| 293 | #define CONFIG_SYS_CS1_START CONFIG_SYS_DOC_BASE |
| 294 | #define CONFIG_SYS_CS1_SIZE CONFIG_SYS_DOC_SIZE |
| 295 | #define CONFIG_SYS_CS1_CFG 0x00047800 |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 296 | #endif |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 297 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 298 | #define CONFIG_SYS_CS_BURST 0x00000000 |
| 299 | #define CONFIG_SYS_CS_DEADCYCLE 0x33333333 |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 300 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 301 | #define CONFIG_SYS_RESET_ADDRESS 0xff000000 |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 302 | |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 303 | /*----------------------------------------------------------------------- |
| 304 | * USB stuff |
| 305 | *----------------------------------------------------------------------- |
| 306 | */ |
| 307 | #define CONFIG_USB_CLOCK 0x0001BBBB |
| 308 | #define CONFIG_USB_CONFIG 0x00005000 |
| 309 | |
| 310 | /*----------------------------------------------------------------------- |
| 311 | * IDE/ATA stuff Supports IDE harddisk |
| 312 | *----------------------------------------------------------------------- |
| 313 | */ |
| 314 | |
| 315 | #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */ |
| 316 | |
| 317 | #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */ |
| 318 | #undef CONFIG_IDE_LED /* LED for ide not supported */ |
| 319 | |
| 320 | #undef CONFIG_IDE_RESET /* reset for ide supported */ |
| 321 | #define CONFIG_IDE_PREINIT |
| 322 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 323 | #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */ |
| 324 | #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drive per IDE bus */ |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 325 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 326 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 327 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 328 | #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 329 | |
| 330 | /* Offset for data I/O */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 331 | #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060) |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 332 | |
| 333 | /* Offset for normal register accesses */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 334 | #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 335 | |
| 336 | /* Offset for alternate registers */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 337 | #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C) |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 338 | |
| 339 | /* Interval between registers */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 340 | #define CONFIG_SYS_ATA_STRIDE 4 |
wdenk | 9e930b6 | 2004-06-19 21:19:10 +0000 | [diff] [blame] | 341 | |
wdenk | c12081a | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 342 | #endif /* __CONFIG_H */ |