blob: de46216422fbbc08691c326f40df1d73ea8627ea [file] [log] [blame]
wdenkc12081a2004-03-23 20:18:25 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2003-2005
wdenkc12081a2004-03-23 20:18:25 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkc12081a2004-03-23 20:18:25 +00006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 * (easy to change)
14 */
15
16#define CONFIG_MPC5200
Masahiro Yamada608ed2c2014-01-16 11:03:07 +090017#define CONFIG_PM520 1 /* PM520 board */
wdenkc12081a2004-03-23 20:18:25 +000018
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020019#define CONFIG_SYS_TEXT_BASE 0xfff00000
20
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020021#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
wdenkc12081a2004-03-23 20:18:25 +000022
wdenk9e930b62004-06-19 21:19:10 +000023#define CONFIG_MISC_INIT_R
24
Becky Bruce03ea1be2008-05-08 19:02:12 -050025#define CONFIG_HIGH_BATS 1 /* High BATs supported */
26
wdenkc12081a2004-03-23 20:18:25 +000027/*
28 * Serial console configuration
29 */
30#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
31#define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020032#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenkc12081a2004-03-23 20:18:25 +000033
34
wdenkc12081a2004-03-23 20:18:25 +000035/*
36 * PCI Mapping:
37 * 0x40000000 - 0x4fffffff - PCI Memory
38 * 0x50000000 - 0x50ffffff - PCI IO Space
39 */
40#define CONFIG_PCI 1
41#define CONFIG_PCI_PNP 1
42#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liew521f97b2008-03-30 01:19:06 -050043#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
wdenkc12081a2004-03-23 20:18:25 +000044
45#define CONFIG_PCI_MEM_BUS 0x40000000
46#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
47#define CONFIG_PCI_MEM_SIZE 0x10000000
48
49#define CONFIG_PCI_IO_BUS 0x50000000
50#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
51#define CONFIG_PCI_IO_SIZE 0x01000000
52
Marian Balakowiczaab8c492005-10-28 22:30:33 +020053#define CONFIG_MII 1
wdenkc12081a2004-03-23 20:18:25 +000054#define CONFIG_EEPRO100 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkc12081a2004-03-23 20:18:25 +000056#undef CONFIG_NS8382X
57
wdenk9e930b62004-06-19 21:19:10 +000058
59/* Partitions */
60#define CONFIG_DOS_PARTITION
61
62/* USB */
63#if 1
64#define CONFIG_USB_OHCI
wdenk9e930b62004-06-19 21:19:10 +000065#define CONFIG_USB_STORAGE
wdenk9e930b62004-06-19 21:19:10 +000066#endif
67
wdenkc12081a2004-03-23 20:18:25 +000068/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050069 * BOOTP options
70 */
71#define CONFIG_BOOTP_BOOTFILESIZE
72#define CONFIG_BOOTP_BOOTPATH
73#define CONFIG_BOOTP_GATEWAY
74#define CONFIG_BOOTP_HOSTNAME
75
76
77/*
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050078 * Command line configuration.
wdenkc12081a2004-03-23 20:18:25 +000079 */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050080#include <config_cmd_default.h>
wdenkc12081a2004-03-23 20:18:25 +000081
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050082#define CONFIG_CMD_BEDBUG
83#define CONFIG_CMD_DATE
84#define CONFIG_CMD_DHCP
85#define CONFIG_CMD_EEPROM
86#define CONFIG_CMD_FAT
87#define CONFIG_CMD_I2C
88#define CONFIG_CMD_IDE
89#define CONFIG_CMD_NFS
90#define CONFIG_CMD_SNTP
91#define CONFIG_CMD_USB
92
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050093#define CONFIG_CMD_PCI
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050094
wdenkc12081a2004-03-23 20:18:25 +000095
96/*
97 * Autobooting
98 */
99#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk9e930b62004-06-19 21:19:10 +0000100
101#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100102 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk9e930b62004-06-19 21:19:10 +0000103 "echo"
104
105#undef CONFIG_BOOTARGS
106
107#define CONFIG_EXTRA_ENV_SETTINGS \
108 "netdev=eth0\0" \
109 "hostname=pm520\0" \
110 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100111 "nfsroot=${serverip}:${rootpath}\0" \
wdenk9e930b62004-06-19 21:19:10 +0000112 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100113 "addip=setenv bootargs ${bootargs} " \
114 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
115 ":${hostname}:${netdev}:off panic=1\0" \
wdenk9e930b62004-06-19 21:19:10 +0000116 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100117 "bootm ${kernel_addr}\0" \
wdenk9e930b62004-06-19 21:19:10 +0000118 "flash_self=run ramargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100119 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
120 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk9e930b62004-06-19 21:19:10 +0000121 "rootpath=/opt/eldk30/ppc_82xx\0" \
122 "bootfile=/tftpboot/PM520/uImage\0" \
123 ""
124
125#define CONFIG_BOOTCOMMAND "run flash_self"
wdenkc12081a2004-03-23 20:18:25 +0000126
wdenkc12081a2004-03-23 20:18:25 +0000127/*
128 * IPB Bus clocking configuration.
129 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenkc12081a2004-03-23 20:18:25 +0000131/*
132 * I2C configuration
133 */
134#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
wdenkc12081a2004-03-23 20:18:25 +0000136
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
138#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenkc12081a2004-03-23 20:18:25 +0000139
140/*
141 * EEPROM configuration
142 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
144#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
145#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
146#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
wdenkc12081a2004-03-23 20:18:25 +0000147
148/*
149 * RTC configuration
150 */
151#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_I2C_RTC_ADDR 0x51
wdenkc12081a2004-03-23 20:18:25 +0000153
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_DOC_BASE 0xE0000000
155#define CONFIG_SYS_DOC_SIZE 0x00100000
wdenk9e930b62004-06-19 21:19:10 +0000156
157#if defined(CONFIG_BOOT_ROM)
158/*
159 * Flash configuration (8,16 or 32 MB)
160 * TEXT base always at 0xFFF00000
161 * ENV_ADDR always at 0xFFF40000
Wolfgang Denk618582e2005-12-29 15:12:09 +0100162 * FLASH_BASE at 0xFA000000 for 64 MB
163 * 0xFC000000 for 32 MB
wdenk9e930b62004-06-19 21:19:10 +0000164 * 0xFD000000 for 16 MB
165 * 0xFD800000 for 8 MB
166 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_FLASH_BASE 0xFA000000
168#define CONFIG_SYS_FLASH_SIZE 0x04000000
169#define CONFIG_SYS_BOOTROM_BASE 0xFFF00000
170#define CONFIG_SYS_BOOTROM_SIZE 0x00080000
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200171#define CONFIG_ENV_ADDR (0xFDF00000 + 0x40000)
wdenk9e930b62004-06-19 21:19:10 +0000172#else
173/*
174 * Flash configuration (8,16 or 32 MB)
175 * TEXT base always at 0xFFF00000
176 * ENV_ADDR always at 0xFFF40000
Wolfgang Denk618582e2005-12-29 15:12:09 +0100177 * FLASH_BASE at 0xFC000000 for 64 MB
178 * 0xFE000000 for 32 MB
wdenk9e930b62004-06-19 21:19:10 +0000179 * 0xFF000000 for 16 MB
180 * 0xFF800000 for 8 MB
181 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_FLASH_BASE 0xFC000000
183#define CONFIG_SYS_FLASH_SIZE 0x04000000
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200184#define CONFIG_ENV_ADDR (0xFFF00000 + 0x40000)
wdenk9e930b62004-06-19 21:19:10 +0000185#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
wdenkc12081a2004-03-23 20:18:25 +0000187
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
wdenkc12081a2004-03-23 20:18:25 +0000189
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
191#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
192#define CONFIG_SYS_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
193#define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
194#define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
wdenkc12081a2004-03-23 20:18:25 +0000195
196#define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
197
198#undef CONFIG_FLASH_16BIT /* Flash is 32-bit */
199
200
201/*
202 * Environment settings
203 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200204#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200205#define CONFIG_ENV_SIZE 0x10000
206#define CONFIG_ENV_SECT_SIZE 0x40000
wdenkc12081a2004-03-23 20:18:25 +0000207#define CONFIG_ENV_OVERWRITE 1
208
209/*
210 * Memory map
211 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_MBAR 0xf0000000
213#define CONFIG_SYS_SDRAM_BASE 0x00000000
214#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
wdenkc12081a2004-03-23 20:18:25 +0000215
216/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200218#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
wdenkc12081a2004-03-23 20:18:25 +0000219
220
Wolfgang Denk0191e472010-10-26 14:34:52 +0200221#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc12081a2004-03-23 20:18:25 +0000223
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200224#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
226# define CONFIG_SYS_RAMBOOT 1
wdenkc12081a2004-03-23 20:18:25 +0000227#endif
228
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
230#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
231#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc12081a2004-03-23 20:18:25 +0000232
233/*
234 * Ethernet configuration
235 */
wdenk50fc90c2004-05-05 08:31:53 +0000236#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -0800237#define CONFIG_MPC5xxx_FEC_MII100
wdenk50fc90c2004-05-05 08:31:53 +0000238/*
Ben Warrenbc1b9172009-02-05 23:58:25 -0800239 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
wdenk50fc90c2004-05-05 08:31:53 +0000240 */
Ben Warrenbc1b9172009-02-05 23:58:25 -0800241/* #define CONFIG_MPC5xxx_FEC_MII10 */
wdenkc12081a2004-03-23 20:18:25 +0000242#define CONFIG_PHY_ADDR 0x00
243
244/*
245 * GPIO configuration
246 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_GPS_PORT_CONFIG 0x10000004
wdenkc12081a2004-03-23 20:18:25 +0000248
249/*
250 * Miscellaneous configurable options
251 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500253#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc12081a2004-03-23 20:18:25 +0000255#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc12081a2004-03-23 20:18:25 +0000257#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
259#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
260#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkc12081a2004-03-23 20:18:25 +0000261
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
263#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenkc12081a2004-03-23 20:18:25 +0000264
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenkc12081a2004-03-23 20:18:25 +0000266
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500268#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500270#endif
271
wdenkc12081a2004-03-23 20:18:25 +0000272/*
273 * Various low-level settings
274 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
276#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenkc12081a2004-03-23 20:18:25 +0000277
wdenk9e930b62004-06-19 21:19:10 +0000278#if defined(CONFIG_BOOT_ROM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_BOOTROM_BASE
280#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_BOOTROM_SIZE
281#define CONFIG_SYS_BOOTCS_CFG 0x00047800
282#define CONFIG_SYS_CS0_START CONFIG_SYS_BOOTROM_BASE
283#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_BOOTROM_SIZE
284#define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE
285#define CONFIG_SYS_CS1_SIZE CONFIG_SYS_FLASH_SIZE
286#define CONFIG_SYS_CS1_CFG 0x0004FF00
wdenk9e930b62004-06-19 21:19:10 +0000287#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
289#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
290#define CONFIG_SYS_BOOTCS_CFG 0x0004FF00
291#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
292#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
293#define CONFIG_SYS_CS1_START CONFIG_SYS_DOC_BASE
294#define CONFIG_SYS_CS1_SIZE CONFIG_SYS_DOC_SIZE
295#define CONFIG_SYS_CS1_CFG 0x00047800
wdenk9e930b62004-06-19 21:19:10 +0000296#endif
wdenkc12081a2004-03-23 20:18:25 +0000297
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_CS_BURST 0x00000000
299#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenkc12081a2004-03-23 20:18:25 +0000300
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200301#define CONFIG_SYS_RESET_ADDRESS 0xff000000
wdenkc12081a2004-03-23 20:18:25 +0000302
wdenk9e930b62004-06-19 21:19:10 +0000303/*-----------------------------------------------------------------------
304 * USB stuff
305 *-----------------------------------------------------------------------
306 */
307#define CONFIG_USB_CLOCK 0x0001BBBB
308#define CONFIG_USB_CONFIG 0x00005000
309
310/*-----------------------------------------------------------------------
311 * IDE/ATA stuff Supports IDE harddisk
312 *-----------------------------------------------------------------------
313 */
314
315#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
316
317#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
318#undef CONFIG_IDE_LED /* LED for ide not supported */
319
320#undef CONFIG_IDE_RESET /* reset for ide supported */
321#define CONFIG_IDE_PREINIT
322
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
324#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drive per IDE bus */
wdenk9e930b62004-06-19 21:19:10 +0000325
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk9e930b62004-06-19 21:19:10 +0000327
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200328#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
wdenk9e930b62004-06-19 21:19:10 +0000329
330/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200331#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
wdenk9e930b62004-06-19 21:19:10 +0000332
333/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200334#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
wdenk9e930b62004-06-19 21:19:10 +0000335
336/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
wdenk9e930b62004-06-19 21:19:10 +0000338
339/* Interval between registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_ATA_STRIDE 4
wdenk9e930b62004-06-19 21:19:10 +0000341
wdenkc12081a2004-03-23 20:18:25 +0000342#endif /* __CONFIG_H */