blob: 177718ebb36d62143433e4ee5c6ce4bdeda6f080 [file] [log] [blame]
Timur Tabi054838e2006-10-31 18:44:42 -06001/*
Kumar Gala6a6d9482009-07-28 21:49:52 -05002 * Copyright (C) Freescale Semiconductor, Inc. 2006.
Timur Tabi054838e2006-10-31 18:44:42 -06003 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Timur Tabi054838e2006-10-31 18:44:42 -06005 */
6
7/*
Timur Tabi435e3a72007-01-31 15:54:29 -06008 MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
Timur Tabi054838e2006-10-31 18:44:42 -06009
10 Memory map:
11
12 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
13 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
14 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
15 0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
16 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
17 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
Timur Tabi435e3a72007-01-31 15:54:29 -060018 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
Timur Tabi054838e2006-10-31 18:44:42 -060019 0xF001_0000-0xF001_FFFF Local bus expansion slot
Timur Tabi435e3a72007-01-31 15:54:29 -060020 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
21 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
22 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
Timur Tabi054838e2006-10-31 18:44:42 -060023
24 I2C address list:
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010025 Align. Board
26 Bus Addr Part No. Description Length Location
Timur Tabi054838e2006-10-31 18:44:42 -060027 ----------------------------------------------------------------
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010028 I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64
Timur Tabi054838e2006-10-31 18:44:42 -060029
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010030 I2C1 0x20 PCF8574 I2C Expander 0 U8
31 I2C1 0x21 PCF8574 I2C Expander 0 U10
32 I2C1 0x38 PCF8574A I2C Expander 0 U8
33 I2C1 0x39 PCF8574A I2C Expander 0 U10
34 I2C1 0x51 (DDR) DDR EEPROM 1 U1
35 I2C1 0x68 DS1339 RTC 1 U68
Timur Tabi054838e2006-10-31 18:44:42 -060036
37 Note that a given board has *either* a pair of 8574s or a pair of 8574As.
38*/
39
40#ifndef __CONFIG_H
41#define __CONFIG_H
42
Kim Phillipsd2f66b82015-03-17 12:00:45 -050043#define CONFIG_DISPLAY_BOARDINFO
44
Wolfgang Denk0708bc62010-10-07 21:51:12 +020045#if (CONFIG_SYS_TEXT_BASE == 0xFE000000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046#define CONFIG_SYS_LOWBOOT
Timur Tabi435e3a72007-01-31 15:54:29 -060047#endif
Timur Tabi054838e2006-10-31 18:44:42 -060048
49/*
50 * High Level Configuration Options
51 */
Peter Tyser72f2d392009-05-22 17:23:25 -050052#define CONFIG_MPC834x /* MPC834x family (8343, 8347, 8349) */
Timur Tabi054838e2006-10-31 18:44:42 -060053#define CONFIG_MPC8349 /* MPC8349 specific */
54
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020055#ifndef CONFIG_SYS_TEXT_BASE
56#define CONFIG_SYS_TEXT_BASE 0xFEF00000
57#endif
58
Joe Hershberger2ce021f2011-10-11 23:57:15 -050059#define CONFIG_SYS_IMMR 0xE0000000 /* The IMMR is relocated to here */
Timur Tabi054838e2006-10-31 18:44:42 -060060
Timur Tabi3e1d49a2008-02-08 13:15:55 -060061#define CONFIG_MISC_INIT_F
62#define CONFIG_MISC_INIT_R
Timur Tabi435e3a72007-01-31 15:54:29 -060063
Timur Tabi3e1d49a2008-02-08 13:15:55 -060064/*
65 * On-board devices
66 */
Timur Tabi435e3a72007-01-31 15:54:29 -060067
68#ifdef CONFIG_MPC8349ITX
Joe Hershberger2ce021f2011-10-11 23:57:15 -050069/* The CF card interface on the back of the board */
70#define CONFIG_COMPACT_FLASH
Timur Tabi3e1d49a2008-02-08 13:15:55 -060071#define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */
Valeriy Glushkove3418772009-02-05 14:35:21 +020072#define CONFIG_SATA_SIL3114 /* SIL3114 SATA controller */
Valeriy Glushkovce9d5852009-06-30 15:48:41 +030073#define CONFIG_SYS_USB_HOST /* use the EHCI USB controller */
Timur Tabi435e3a72007-01-31 15:54:29 -060074#endif
Timur Tabi054838e2006-10-31 18:44:42 -060075
Timur Tabi435e3a72007-01-31 15:54:29 -060076#define CONFIG_PCI
77#define CONFIG_RTC_DS1337
Heiko Schocherf2850742012-10-24 13:48:22 +020078#define CONFIG_SYS_I2C
Timur Tabi435e3a72007-01-31 15:54:29 -060079#define CONFIG_TSEC_ENET /* TSEC Ethernet support */
Timur Tabi054838e2006-10-31 18:44:42 -060080
Timur Tabi435e3a72007-01-31 15:54:29 -060081/*
82 * Device configurations
83 */
84
85/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020086#ifdef CONFIG_SYS_I2C
87#define CONFIG_SYS_I2C_FSL
88#define CONFIG_SYS_FSL_I2C_SPEED 400000
89#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
90#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
91#define CONFIG_SYS_FSL_I2C2_SPEED 400000
92#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
93#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabi054838e2006-10-31 18:44:42 -060094
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */
Valeriy Glushkov3da9bbf2009-02-04 18:27:49 +020096#define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
Timur Tabi054838e2006-10-31 18:44:42 -060097
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */
99#define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */
100#define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */
101#define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */
102#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500103#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/
104#define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */
Timur Tabi054838e2006-10-31 18:44:42 -0600105
Timur Tabi054838e2006-10-31 18:44:42 -0600106/* Don't probe these addresses: */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500107#define CONFIG_SYS_I2C_NOPROBES { {1, CONFIG_SYS_I2C_8574_ADDR1}, \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108 {1, CONFIG_SYS_I2C_8574_ADDR2}, \
109 {1, CONFIG_SYS_I2C_8574A_ADDR1}, \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500110 {1, CONFIG_SYS_I2C_8574A_ADDR2} }
Timur Tabi054838e2006-10-31 18:44:42 -0600111/* Bit definitions for the 8574[A] I2C expander */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500112 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */
113#define I2C_8574_REVISION 0x03
Timur Tabi054838e2006-10-31 18:44:42 -0600114#define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */
115#define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */
116#define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */
117#define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/
118
Timur Tabi054838e2006-10-31 18:44:42 -0600119#endif
120
Timur Tabi435e3a72007-01-31 15:54:29 -0600121/* Compact Flash */
122#ifdef CONFIG_COMPACT_FLASH
Timur Tabi054838e2006-10-31 18:44:42 -0600123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_IDE_MAXBUS 1
125#define CONFIG_SYS_IDE_MAXDEVICE 1
Timur Tabi054838e2006-10-31 18:44:42 -0600126
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
128#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE
129#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000
130#define CONFIG_SYS_ATA_REG_OFFSET 0
131#define CONFIG_SYS_ATA_ALT_OFFSET 0x0200
132#define CONFIG_SYS_ATA_STRIDE 2
Timur Tabi054838e2006-10-31 18:44:42 -0600133
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500134/* If a CF card is not inserted, time out quickly */
135#define ATA_RESET_TIME 1
Timur Tabi054838e2006-10-31 18:44:42 -0600136
Valeriy Glushkove3418772009-02-05 14:35:21 +0200137#endif
138
139/*
140 * SATA
141 */
142#ifdef CONFIG_SATA_SIL3114
143
144#define CONFIG_SYS_SATA_MAX_DEVICE 4
145#define CONFIG_LIBATA
146#define CONFIG_LBA48
Timur Tabi054838e2006-10-31 18:44:42 -0600147
Timur Tabi435e3a72007-01-31 15:54:29 -0600148#endif
Timur Tabi054838e2006-10-31 18:44:42 -0600149
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300150#ifdef CONFIG_SYS_USB_HOST
151/*
152 * Support USB
153 */
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300154#define CONFIG_USB_EHCI
155#define CONFIG_USB_EHCI_FSL
156
157/* Current USB implementation supports the only USB controller,
158 * so we have to choose between the MPH or the DR ones */
159#if 1
160#define CONFIG_HAS_FSL_MPH_USB
161#else
162#define CONFIG_HAS_FSL_DR_USB
163#endif
164
165#endif
166
Timur Tabi054838e2006-10-31 18:44:42 -0600167/*
Timur Tabi435e3a72007-01-31 15:54:29 -0600168 * DDR Setup
Timur Tabi054838e2006-10-31 18:44:42 -0600169 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500170#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
172#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
173#define CONFIG_SYS_83XX_DDR_USES_CS0
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500174#define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_MEMTEST_END 0x2000
Timur Tabi054838e2006-10-31 18:44:42 -0600176
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500177#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
178 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
Timur Tabi83d47822007-04-30 13:59:50 -0500179
Valeriy Glushkov3da9bbf2009-02-04 18:27:49 +0200180#define CONFIG_VERY_BIG_RAM
181#define CONFIG_MAX_MEM_MAPPED ((phys_size_t)256 << 20)
182
Heiko Schocherf2850742012-10-24 13:48:22 +0200183#ifdef CONFIG_SYS_I2C
Timur Tabi435e3a72007-01-31 15:54:29 -0600184#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
185#endif
186
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500187/* No SPD? Then manually set up DDR parameters */
188#ifndef CONFIG_SPD_EEPROM
189 #define CONFIG_SYS_DDR_SIZE 256 /* Mb */
Joe Hershberger5ade3902011-10-11 23:57:31 -0500190 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500191 | CSCONFIG_ROW_BIT_13 \
192 | CSCONFIG_COL_BIT_10)
Timur Tabi054838e2006-10-31 18:44:42 -0600193
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194 #define CONFIG_SYS_DDR_TIMING_1 0x26242321
195 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */
Timur Tabi054838e2006-10-31 18:44:42 -0600196#endif
197
Timur Tabi435e3a72007-01-31 15:54:29 -0600198/*
199 *Flash on the Local Bus
200 */
201
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500202#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
203#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
205#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500206/* 127 64KB sectors + 8 8KB sectors per device */
207#define CONFIG_SYS_MAX_FLASH_SECT 135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
209#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
210#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Timur Tabi435e3a72007-01-31 15:54:29 -0600211
212/* The ITX has two flash chips, but the ITX-GP has only one. To support both
213boards, we say we have two, but don't display a message if we find only one. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_FLASH_QUIET_TEST
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500215#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
216#define CONFIG_SYS_FLASH_BANKS_LIST \
217 {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000}
218#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500219#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Timur Tabi435e3a72007-01-31 15:54:29 -0600220
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600221/* Vitesse 7385 */
222
223#ifdef CONFIG_VSC7385_ENET
224
225#define CONFIG_TSEC2
226
227/* The flash address and size of the VSC7385 firmware image */
228#define CONFIG_VSC7385_IMAGE 0xFEFFE000
229#define CONFIG_VSC7385_IMAGE_SIZE 8192
230
231#endif
232
Timur Tabi435e3a72007-01-31 15:54:29 -0600233/*
234 * BRx, ORx, LBLAWBARx, and LBLAWARx
235 */
236
237/* Flash */
Timur Tabi054838e2006-10-31 18:44:42 -0600238
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500239#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
240 | BR_PS_16 \
241 | BR_MS_GPCM \
242 | BR_V)
243#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500244 | OR_UPM_XAM \
245 | OR_GPCM_CSNT \
246 | OR_GPCM_ACS_DIV2 \
247 | OR_GPCM_XACS \
248 | OR_GPCM_SCY_15 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500249 | OR_GPCM_TRLX_SET \
250 | OR_GPCM_EHTR_SET \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500251 | OR_GPCM_EAD)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500253#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
Timur Tabi054838e2006-10-31 18:44:42 -0600254
Timur Tabi435e3a72007-01-31 15:54:29 -0600255/* Vitesse 7385 */
Timur Tabi054838e2006-10-31 18:44:42 -0600256
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_VSC7385_BASE 0xF8000000
Timur Tabi054838e2006-10-31 18:44:42 -0600258
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600259#ifdef CONFIG_VSC7385_ENET
260
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500261#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_VSC7385_BASE \
262 | BR_PS_8 \
263 | BR_MS_GPCM \
264 | BR_V)
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500265#define CONFIG_SYS_OR1_PRELIM (OR_AM_128KB \
266 | OR_GPCM_CSNT \
267 | OR_GPCM_XACS \
268 | OR_GPCM_SCY_15 \
269 | OR_GPCM_SETA \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500270 | OR_GPCM_TRLX_SET \
271 | OR_GPCM_EHTR_SET \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500272 | OR_GPCM_EAD)
Timur Tabi054838e2006-10-31 18:44:42 -0600273
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_VSC7385_BASE
275#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Timur Tabi054838e2006-10-31 18:44:42 -0600276
Timur Tabi435e3a72007-01-31 15:54:29 -0600277#endif
278
279/* LED */
Timur Tabi054838e2006-10-31 18:44:42 -0600280
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500281#define CONFIG_SYS_LED_BASE 0xF9000000
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500282#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LED_BASE \
283 | BR_PS_8 \
284 | BR_MS_GPCM \
285 | BR_V)
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500286#define CONFIG_SYS_OR2_PRELIM (OR_AM_2MB \
287 | OR_GPCM_CSNT \
288 | OR_GPCM_ACS_DIV2 \
289 | OR_GPCM_XACS \
290 | OR_GPCM_SCY_9 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500291 | OR_GPCM_TRLX_SET \
292 | OR_GPCM_EHTR_SET \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500293 | OR_GPCM_EAD)
Timur Tabi435e3a72007-01-31 15:54:29 -0600294
295/* Compact Flash */
Timur Tabi054838e2006-10-31 18:44:42 -0600296
297#ifdef CONFIG_COMPACT_FLASH
298
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500299#define CONFIG_SYS_CF_BASE 0xF0000000
Timur Tabi054838e2006-10-31 18:44:42 -0600300
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500301#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CF_BASE \
302 | BR_PS_16 \
303 | BR_MS_UPMA \
304 | BR_V)
305#define CONFIG_SYS_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI)
Timur Tabi054838e2006-10-31 18:44:42 -0600306
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CF_BASE
308#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
Timur Tabi054838e2006-10-31 18:44:42 -0600309
310#endif
311
Timur Tabi435e3a72007-01-31 15:54:29 -0600312/*
313 * U-Boot memory configuration
314 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200315#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Timur Tabi054838e2006-10-31 18:44:42 -0600316
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
318#define CONFIG_SYS_RAMBOOT
Timur Tabi054838e2006-10-31 18:44:42 -0600319#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#undef CONFIG_SYS_RAMBOOT
Timur Tabi054838e2006-10-31 18:44:42 -0600321#endif
322
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_INIT_RAM_LOCK
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500324#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
325#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Timur Tabi054838e2006-10-31 18:44:42 -0600326
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500327#define CONFIG_SYS_GBL_DATA_OFFSET \
328 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200329#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Timur Tabi054838e2006-10-31 18:44:42 -0600330
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200331/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao349a0152016-07-08 11:25:14 +0800332#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillips831d2f62012-06-30 18:29:20 -0500333#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Timur Tabi054838e2006-10-31 18:44:42 -0600334
335/*
336 * Local Bus LCRR and LBCR regs
337 * LCRR: DLL bypass, Clock divider is 4
338 * External Local Bus rate is
339 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
340 */
Kim Phillips328040a2009-09-25 18:19:44 -0500341#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
342#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200343#define CONFIG_SYS_LBC_LBCR 0x00000000
Timur Tabi054838e2006-10-31 18:44:42 -0600344
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500345 /* LB sdram refresh timer, about 6us */
346#define CONFIG_SYS_LBC_LSRT 0x32000000
347 /* LB refresh timer prescal, 266MHz/32*/
348#define CONFIG_SYS_LBC_MRTPR 0x20000000
Timur Tabi054838e2006-10-31 18:44:42 -0600349
350/*
Timur Tabi054838e2006-10-31 18:44:42 -0600351 * Serial Port
352 */
353#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200354#define CONFIG_SYS_NS16550_SERIAL
355#define CONFIG_SYS_NS16550_REG_SIZE 1
356#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Timur Tabi054838e2006-10-31 18:44:42 -0600357
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200358#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500359 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Timur Tabi435e3a72007-01-31 15:54:29 -0600360
Nikita V. Youshchenkod42b2c82007-05-23 12:45:25 +0400361#define CONFIG_CONSOLE ttyS0
Timur Tabi435e3a72007-01-31 15:54:29 -0600362#define CONFIG_BAUDRATE 115200
Timur Tabi054838e2006-10-31 18:44:42 -0600363
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200364#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
365#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
Timur Tabi054838e2006-10-31 18:44:42 -0600366
Timur Tabi435e3a72007-01-31 15:54:29 -0600367/*
368 * PCI
369 */
Timur Tabi054838e2006-10-31 18:44:42 -0600370#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000371#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabi054838e2006-10-31 18:44:42 -0600372
373#define CONFIG_MPC83XX_PCI2
374
375/*
376 * General PCI
377 * Addresses are mapped 1-1.
378 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200379#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
380#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
381#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500382#define CONFIG_SYS_PCI1_MMIO_BASE \
383 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200384#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
385#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500386#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
387#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
388#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Timur Tabi054838e2006-10-31 18:44:42 -0600389
390#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500391#define CONFIG_SYS_PCI2_MEM_BASE \
392 (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200393#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
394#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500395#define CONFIG_SYS_PCI2_MMIO_BASE \
396 (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200397#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
398#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500399#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
400#define CONFIG_SYS_PCI2_IO_PHYS \
401 (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE)
402#define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
Timur Tabi054838e2006-10-31 18:44:42 -0600403#endif
404
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100405#define CONFIG_PCI_PNP /* do pci plug-and-play */
Timur Tabi054838e2006-10-31 18:44:42 -0600406
Timur Tabi054838e2006-10-31 18:44:42 -0600407#ifndef CONFIG_PCI_PNP
408 #define PCI_ENET0_IOADDR 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200409 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE
Timur Tabi054838e2006-10-31 18:44:42 -0600410 #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */
411#endif
412
413#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
414
415#endif
416
Wolfgang Denk291ba1b2010-10-06 09:05:45 +0200417#define CONFIG_PCI_66M
418#ifdef CONFIG_PCI_66M
Timur Tabi435e3a72007-01-31 15:54:29 -0600419#define CONFIG_83XX_CLKIN 66666666 /* in Hz */
420#else
421#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
422#endif
423
Timur Tabi054838e2006-10-31 18:44:42 -0600424/* TSEC */
425
426#ifdef CONFIG_TSEC_ENET
427
Timur Tabi054838e2006-10-31 18:44:42 -0600428#define CONFIG_MII
Jon Loeligered26c742007-07-10 09:10:49 -0500429#define CONFIG_PHY_GIGE /* In case CONFIG_CMD_MII is specified */
Timur Tabi054838e2006-10-31 18:44:42 -0600430
Kim Phillips177e58f2007-05-16 16:52:19 -0500431#define CONFIG_TSEC1
Timur Tabi054838e2006-10-31 18:44:42 -0600432
Kim Phillips177e58f2007-05-16 16:52:19 -0500433#ifdef CONFIG_TSEC1
Andy Fleming458c3892007-08-16 16:35:02 -0500434#define CONFIG_HAS_ETH0
Kim Phillips177e58f2007-05-16 16:52:19 -0500435#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200436#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100437#define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */
Timur Tabi054838e2006-10-31 18:44:42 -0600438#define TSEC1_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500439#define TSEC1_FLAGS TSEC_GIGABIT
Timur Tabi054838e2006-10-31 18:44:42 -0600440#endif
441
Kim Phillips177e58f2007-05-16 16:52:19 -0500442#ifdef CONFIG_TSEC2
Timur Tabi435e3a72007-01-31 15:54:29 -0600443#define CONFIG_HAS_ETH1
Kim Phillips177e58f2007-05-16 16:52:19 -0500444#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200445#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600446
Timur Tabi054838e2006-10-31 18:44:42 -0600447#define TSEC2_PHY_ADDR 4
448#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500449#define TSEC2_FLAGS TSEC_GIGABIT
Timur Tabi054838e2006-10-31 18:44:42 -0600450#endif
451
452#define CONFIG_ETHPRIME "Freescale TSEC"
453
454#endif
455
Timur Tabi054838e2006-10-31 18:44:42 -0600456/*
457 * Environment
458 */
Timur Tabi435e3a72007-01-31 15:54:29 -0600459#define CONFIG_ENV_OVERWRITE
460
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200461#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200462 #define CONFIG_ENV_IS_IN_FLASH
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500463 #define CONFIG_ENV_ADDR \
464 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200465 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500466 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi054838e2006-10-31 18:44:42 -0600467#else
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500468 #define CONFIG_SYS_NO_FLASH /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200469 #undef CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200470 #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500471 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
472 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi054838e2006-10-31 18:44:42 -0600473#endif
474
475#define CONFIG_LOADS_ECHO /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200476#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
Timur Tabi054838e2006-10-31 18:44:42 -0600477
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500478/*
Jon Loeligered26c742007-07-10 09:10:49 -0500479 * BOOTP options
480 */
481#define CONFIG_BOOTP_BOOTFILESIZE
482#define CONFIG_BOOTP_BOOTPATH
483#define CONFIG_BOOTP_GATEWAY
484#define CONFIG_BOOTP_HOSTNAME
485
Jon Loeligered26c742007-07-10 09:10:49 -0500486/*
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500487 * Command line configuration.
488 */
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500489#define CONFIG_CMD_DATE
490#define CONFIG_CMD_IRQ
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500491#define CONFIG_CMD_SDRAM
Timur Tabi054838e2006-10-31 18:44:42 -0600492
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300493#if defined(CONFIG_COMPACT_FLASH) || defined(CONFIG_SATA_SIL3114) \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500494 || defined(CONFIG_USB_STORAGE)
495 #define CONFIG_DOS_PARTITION
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500496 #define CONFIG_SUPPORT_VFAT
Valeriy Glushkove3418772009-02-05 14:35:21 +0200497#endif
498
Timur Tabi054838e2006-10-31 18:44:42 -0600499#ifdef CONFIG_COMPACT_FLASH
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500500 #define CONFIG_CMD_IDE
Valeriy Glushkove3418772009-02-05 14:35:21 +0200501#endif
502
503#ifdef CONFIG_SATA_SIL3114
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500504 #define CONFIG_CMD_SATA
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300505#endif
506
507#if defined(CONFIG_SATA_SIL3114) || defined(CONFIG_USB_STORAGE)
Timur Tabi054838e2006-10-31 18:44:42 -0600508#endif
509
510#ifdef CONFIG_PCI
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500511 #define CONFIG_CMD_PCI
Timur Tabi054838e2006-10-31 18:44:42 -0600512#endif
513
Timur Tabi054838e2006-10-31 18:44:42 -0600514/* Watchdog */
Timur Tabi054838e2006-10-31 18:44:42 -0600515#undef CONFIG_WATCHDOG /* watchdog disabled */
Timur Tabi054838e2006-10-31 18:44:42 -0600516
517/*
518 * Miscellaneous configurable options
519 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500520#define CONFIG_SYS_LONGHELP /* undef to save memory */
521#define CONFIG_CMDLINE_EDITING /* Command-line editing */
522#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Timur Tabi435e3a72007-01-31 15:54:29 -0600523
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200524#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips73060b52009-08-26 21:27:37 -0500525#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Timur Tabi435e3a72007-01-31 15:54:29 -0600526
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500527#if defined(CONFIG_CMD_KGDB)
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500528 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Timur Tabi054838e2006-10-31 18:44:42 -0600529#else
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500530 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Timur Tabi054838e2006-10-31 18:44:42 -0600531#endif
532
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500533 /* Print Buffer Size */
534#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
535#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
536 /* Boot Argument Buffer Size */
537#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Timur Tabi054838e2006-10-31 18:44:42 -0600538
539/*
540 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700541 * have to be in the first 256 MB of memory, since this is
Timur Tabi054838e2006-10-31 18:44:42 -0600542 * the maximum mapped by the Linux kernel during initialization.
543 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500544 /* Initial Memory map for Linux*/
545#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao9c747962016-07-08 11:25:15 +0800546#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Timur Tabi054838e2006-10-31 18:44:42 -0600547
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200548#define CONFIG_SYS_HRCW_LOW (\
Timur Tabi054838e2006-10-31 18:44:42 -0600549 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
550 HRCWL_DDR_TO_SCB_CLK_1X1 |\
551 HRCWL_CSB_TO_CLKIN_4X1 |\
552 HRCWL_VCO_1X2 |\
553 HRCWL_CORE_TO_CSB_2X1)
554
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200555#ifdef CONFIG_SYS_LOWBOOT
556#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi054838e2006-10-31 18:44:42 -0600557 HRCWH_PCI_HOST |\
Timur Tabi435e3a72007-01-31 15:54:29 -0600558 HRCWH_32_BIT_PCI |\
Timur Tabi054838e2006-10-31 18:44:42 -0600559 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi435e3a72007-01-31 15:54:29 -0600560 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi054838e2006-10-31 18:44:42 -0600561 HRCWH_CORE_ENABLE |\
562 HRCWH_FROM_0X00000100 |\
563 HRCWH_BOOTSEQ_DISABLE |\
564 HRCWH_SW_WATCHDOG_DISABLE |\
565 HRCWH_ROM_LOC_LOCAL_16BIT |\
566 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500567 HRCWH_TSEC2M_IN_GMII)
Timur Tabi054838e2006-10-31 18:44:42 -0600568#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200569#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi054838e2006-10-31 18:44:42 -0600570 HRCWH_PCI_HOST |\
571 HRCWH_32_BIT_PCI |\
572 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi435e3a72007-01-31 15:54:29 -0600573 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi054838e2006-10-31 18:44:42 -0600574 HRCWH_CORE_ENABLE |\
575 HRCWH_FROM_0XFFF00100 |\
576 HRCWH_BOOTSEQ_DISABLE |\
577 HRCWH_SW_WATCHDOG_DISABLE |\
578 HRCWH_ROM_LOC_LOCAL_16BIT |\
579 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500580 HRCWH_TSEC2M_IN_GMII)
Timur Tabi054838e2006-10-31 18:44:42 -0600581#endif
582
Timur Tabi435e3a72007-01-31 15:54:29 -0600583/*
584 * System performance
585 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200586#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500587#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200588#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
589#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
590#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
591#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300592#define CONFIG_SYS_SCCR_USBMPHCM 3 /* USB MPH controller's clock */
593#define CONFIG_SYS_SCCR_USBDRCM 0 /* USB DR controller's clock */
Timur Tabi054838e2006-10-31 18:44:42 -0600594
Timur Tabi435e3a72007-01-31 15:54:29 -0600595/*
596 * System IO Config
597 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500598/* Needed for gigabit to work on TSEC 1 */
599#define CONFIG_SYS_SICRH SICRH_TSOBI1
600 /* USB DR as device + USB MPH as host */
601#define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1)
Timur Tabi054838e2006-10-31 18:44:42 -0600602
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500603#define CONFIG_SYS_HID0_INIT 0x00000000
604#define CONFIG_SYS_HID0_FINAL HID0_ENABLE_INSTRUCTION_CACHE
Timur Tabi054838e2006-10-31 18:44:42 -0600605
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200606#define CONFIG_SYS_HID2 HID2_HBE
Becky Bruce03ea1be2008-05-08 19:02:12 -0500607#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Timur Tabi054838e2006-10-31 18:44:42 -0600608
Timur Tabi435e3a72007-01-31 15:54:29 -0600609/* DDR */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500610#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500611 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500612 | BATL_MEMCOHERENCE)
613#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
614 | BATU_BL_256M \
615 | BATU_VS \
616 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600617
Timur Tabi435e3a72007-01-31 15:54:29 -0600618/* PCI */
Timur Tabi054838e2006-10-31 18:44:42 -0600619#ifdef CONFIG_PCI
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500620#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500621 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500622 | BATL_MEMCOHERENCE)
623#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
624 | BATU_BL_256M \
625 | BATU_VS \
626 | BATU_VP)
627#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500628 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500629 | BATL_CACHEINHIBIT \
630 | BATL_GUARDEDSTORAGE)
631#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
632 | BATU_BL_256M \
633 | BATU_VS \
634 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600635#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200636#define CONFIG_SYS_IBAT1L 0
637#define CONFIG_SYS_IBAT1U 0
638#define CONFIG_SYS_IBAT2L 0
639#define CONFIG_SYS_IBAT2U 0
Timur Tabi054838e2006-10-31 18:44:42 -0600640#endif
641
642#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500643#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500644 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500645 | BATL_MEMCOHERENCE)
646#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
647 | BATU_BL_256M \
648 | BATU_VS \
649 | BATU_VP)
650#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500651 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500652 | BATL_CACHEINHIBIT \
653 | BATL_GUARDEDSTORAGE)
654#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
655 | BATU_BL_256M \
656 | BATU_VS \
657 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600658#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200659#define CONFIG_SYS_IBAT3L 0
660#define CONFIG_SYS_IBAT3U 0
661#define CONFIG_SYS_IBAT4L 0
662#define CONFIG_SYS_IBAT4U 0
Timur Tabi054838e2006-10-31 18:44:42 -0600663#endif
664
665/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500666#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500667 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500668 | BATL_CACHEINHIBIT \
669 | BATL_GUARDEDSTORAGE)
670#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
671 | BATU_BL_256M \
672 | BATU_VS \
673 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600674
675/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500676#define CONFIG_SYS_IBAT6L (0xF0000000 \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500677 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500678 | BATL_MEMCOHERENCE \
679 | BATL_GUARDEDSTORAGE)
680#define CONFIG_SYS_IBAT6U (0xF0000000 \
681 | BATU_BL_256M \
682 | BATU_VS \
683 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600684
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200685#define CONFIG_SYS_IBAT7L 0
686#define CONFIG_SYS_IBAT7U 0
Timur Tabi054838e2006-10-31 18:44:42 -0600687
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200688#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
689#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
690#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
691#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
692#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
693#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
694#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
695#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
696#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
697#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
698#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
699#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
700#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
701#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
702#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
703#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Timur Tabi054838e2006-10-31 18:44:42 -0600704
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500705#if defined(CONFIG_CMD_KGDB)
Timur Tabi054838e2006-10-31 18:44:42 -0600706#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Timur Tabi054838e2006-10-31 18:44:42 -0600707#endif
708
Timur Tabi054838e2006-10-31 18:44:42 -0600709/*
710 * Environment Configuration
711 */
712#define CONFIG_ENV_OVERWRITE
713
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500714#define CONFIG_NETDEV "eth0"
Timur Tabi054838e2006-10-31 18:44:42 -0600715
Timur Tabi435e3a72007-01-31 15:54:29 -0600716#ifdef CONFIG_MPC8349ITX
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500717#define CONFIG_HOSTNAME "mpc8349emitx"
Timur Tabi435e3a72007-01-31 15:54:29 -0600718#else
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500719#define CONFIG_HOSTNAME "mpc8349emitxgp"
Timur Tabiab347542006-11-03 19:15:00 -0600720#endif
721
Timur Tabi435e3a72007-01-31 15:54:29 -0600722/* Default path and filenames */
Joe Hershberger257ff782011-10-13 13:03:47 +0000723#define CONFIG_ROOTPATH "/nfsroot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000724#define CONFIG_BOOTFILE "uImage"
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500725 /* U-Boot image on TFTP server */
726#define CONFIG_UBOOTPATH "u-boot.bin"
Timur Tabi054838e2006-10-31 18:44:42 -0600727
Timur Tabi435e3a72007-01-31 15:54:29 -0600728#ifdef CONFIG_MPC8349ITX
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500729#define CONFIG_FDTFILE "mpc8349emitx.dtb"
Timur Tabi054838e2006-10-31 18:44:42 -0600730#else
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500731#define CONFIG_FDTFILE "mpc8349emitxgp.dtb"
Timur Tabi054838e2006-10-31 18:44:42 -0600732#endif
733
Timur Tabi435e3a72007-01-31 15:54:29 -0600734
Timur Tabie9b04f02006-10-31 19:14:41 -0600735#define CONFIG_BOOTARGS \
736 "root=/dev/nfs rw" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200737 " nfsroot=" __stringify(CONFIG_SERVERIP) ":" CONFIG_ROOTPATH \
738 " ip=" __stringify(CONFIG_IPADDR) ":" \
739 __stringify(CONFIG_SERVERIP) ":" \
740 __stringify(CONFIG_GATEWAYIP) ":" \
741 __stringify(CONFIG_NETMASK) ":" \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500742 CONFIG_HOSTNAME ":" CONFIG_NETDEV ":off" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200743 " console=" __stringify(CONFIG_CONSOLE) "," __stringify(CONFIG_BAUDRATE)
Timur Tabie9b04f02006-10-31 19:14:41 -0600744
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100745#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200746 "console=" __stringify(CONFIG_CONSOLE) "\0" \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500747 "netdev=" CONFIG_NETDEV "\0" \
748 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200749 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200750 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
751 " +$filesize; " \
752 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
753 " +$filesize; " \
754 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
755 " $filesize; " \
756 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
757 " +$filesize; " \
758 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
759 " $filesize\0" \
Kim Phillips73060b52009-08-26 21:27:37 -0500760 "fdtaddr=780000\0" \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500761 "fdtfile=" CONFIG_FDTFILE "\0"
Kim Phillips774e1b52006-11-01 00:10:40 -0600762
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100763#define CONFIG_NFSBOOTCOMMAND \
Timur Tabi435e3a72007-01-31 15:54:29 -0600764 "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500765 " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\
Timur Tabi435e3a72007-01-31 15:54:29 -0600766 " console=$console,$baudrate $othbootargs; " \
767 "tftp $loadaddr $bootfile;" \
768 "tftp $fdtaddr $fdtfile;" \
769 "bootm $loadaddr - $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600770
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100771#define CONFIG_RAMBOOTCOMMAND \
Timur Tabi435e3a72007-01-31 15:54:29 -0600772 "setenv bootargs root=/dev/ram rw" \
773 " console=$console,$baudrate $othbootargs; " \
774 "tftp $ramdiskaddr $ramdiskfile;" \
775 "tftp $loadaddr $bootfile;" \
776 "tftp $fdtaddr $fdtfile;" \
777 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Timur Tabi054838e2006-10-31 18:44:42 -0600778
Timur Tabi054838e2006-10-31 18:44:42 -0600779#endif