Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 2 | /* |
ramneek mehresh | 3d33963 | 2012-04-18 19:39:53 +0000 | [diff] [blame] | 3 | * Copyright 2009-2012 Freescale Semiconductor, Inc. |
Rajesh Bhagat | aec3801 | 2021-11-09 16:30:38 +0530 | [diff] [blame] | 4 | * Copyright 2020-2021 NXP |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | /* |
| 8 | * Corenet DS style board configuration file |
| 9 | */ |
| 10 | #ifndef __CONFIG_H |
| 11 | #define __CONFIG_H |
| 12 | |
Simon Glass | fb64e36 | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 13 | #include <linux/stringify.h> |
| 14 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 15 | #include "../board/freescale/common/ics307_clk.h" |
| 16 | |
Shaohui Xie | 25a2b39 | 2011-03-16 10:10:32 +0800 | [diff] [blame] | 17 | #ifdef CONFIG_RAMBOOT_PBL |
Udit Agarwal | d2dd2f7 | 2019-11-07 16:11:39 +0000 | [diff] [blame] | 18 | #ifdef CONFIG_NXP_ESBC |
Shaohui Xie | 25a2b39 | 2011-03-16 10:10:32 +0800 | [diff] [blame] | 19 | #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE |
| 20 | #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc |
Miquel Raynal | d093536 | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 21 | #ifdef CONFIG_MTD_RAW_NAND |
Aneesh Bansal | e0f5015 | 2015-06-16 10:36:00 +0530 | [diff] [blame] | 22 | #define CONFIG_RAMBOOT_NAND |
| 23 | #endif |
Aneesh Bansal | b69061d | 2015-06-16 10:36:43 +0530 | [diff] [blame] | 24 | #define CONFIG_BOOTSCRIPT_COPY_RAM |
Aneesh Bansal | e0f5015 | 2015-06-16 10:36:00 +0530 | [diff] [blame] | 25 | #else |
| 26 | #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE |
| 27 | #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc |
Shaohui Xie | 25a2b39 | 2011-03-16 10:10:32 +0800 | [diff] [blame] | 28 | #endif |
Aneesh Bansal | e0f5015 | 2015-06-16 10:36:00 +0530 | [diff] [blame] | 29 | #endif |
Shaohui Xie | 25a2b39 | 2011-03-16 10:10:32 +0800 | [diff] [blame] | 30 | |
Liu Gang | b4611ee | 2012-08-09 05:10:03 +0000 | [diff] [blame] | 31 | #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE |
Liu Gang | 1e08458 | 2012-03-08 00:33:18 +0000 | [diff] [blame] | 32 | /* Set 1M boot space */ |
Liu Gang | b4611ee | 2012-08-09 05:10:03 +0000 | [diff] [blame] | 33 | #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) |
| 34 | #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ |
| 35 | (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) |
Liu Gang | 1e08458 | 2012-03-08 00:33:18 +0000 | [diff] [blame] | 36 | #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc |
Liu Gang | 1e08458 | 2012-03-08 00:33:18 +0000 | [diff] [blame] | 37 | #endif |
| 38 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 39 | /* High Level Configuration Options */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 40 | #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 41 | |
Kumar Gala | e727a36 | 2011-01-12 02:48:53 -0600 | [diff] [blame] | 42 | #ifndef CONFIG_RESET_VECTOR_ADDRESS |
| 43 | #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc |
| 44 | #endif |
| 45 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 46 | #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ |
York Sun | fe84507 | 2016-12-28 08:43:45 -0800 | [diff] [blame] | 47 | #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS |
Robert P. J. Day | a809981 | 2016-05-03 19:52:49 -0400 | [diff] [blame] | 48 | #define CONFIG_PCIE1 /* PCIE controller 1 */ |
| 49 | #define CONFIG_PCIE2 /* PCIE controller 2 */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 50 | |
Shaohui Xie | c608389 | 2011-05-12 18:46:40 +0800 | [diff] [blame] | 51 | #if defined(CONFIG_SPIFLASH) |
Shaohui Xie | c608389 | 2011-05-12 18:46:40 +0800 | [diff] [blame] | 52 | #elif defined(CONFIG_SDCARD) |
Fabio Estevam | ae8c45e | 2012-01-11 09:20:50 +0000 | [diff] [blame] | 53 | #define CONFIG_FSL_FIXED_MMC_LOCATION |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 54 | #endif |
| 55 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 56 | /* |
| 57 | * These can be toggled for performance analysis, otherwise use default. |
| 58 | */ |
| 59 | #define CONFIG_SYS_CACHE_STASHING |
| 60 | #define CONFIG_BACKSIDE_L2_CACHE |
| 61 | #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E |
| 62 | #define CONFIG_BTB /* toggle branch predition */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 63 | #ifdef CONFIG_DDR_ECC |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 64 | #define CONFIG_MEM_INIT_VALUE 0xdeadbeef |
| 65 | #endif |
| 66 | |
| 67 | #define CONFIG_ENABLE_36BIT_PHYS |
| 68 | |
York Sun | 18acc8b | 2010-09-28 15:20:36 -0700 | [diff] [blame] | 69 | #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 70 | |
| 71 | /* |
Shaohui Xie | 25a2b39 | 2011-03-16 10:10:32 +0800 | [diff] [blame] | 72 | * Config the L3 Cache as L3 SRAM |
| 73 | */ |
| 74 | #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE |
| 75 | #ifdef CONFIG_PHYS_64BIT |
| 76 | #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE) |
| 77 | #else |
| 78 | #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR |
| 79 | #endif |
| 80 | #define CONFIG_SYS_L3_SIZE (1024 << 10) |
| 81 | #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) |
| 82 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 83 | #ifdef CONFIG_PHYS_64BIT |
| 84 | #define CONFIG_SYS_DCSRBAR 0xf0000000 |
| 85 | #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull |
| 86 | #endif |
| 87 | |
| 88 | /* EEPROM */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 89 | #define CONFIG_SYS_I2C_EEPROM_NXID |
| 90 | #define CONFIG_SYS_EEPROM_BUS_NUM 0 |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 91 | |
| 92 | /* |
| 93 | * DDR Setup |
| 94 | */ |
| 95 | #define CONFIG_VERY_BIG_RAM |
| 96 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 |
| 97 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
| 98 | |
| 99 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
york | 0b2bb6d | 2010-07-02 22:25:59 +0000 | [diff] [blame] | 100 | #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 101 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 102 | #define CONFIG_SYS_SPD_BUS_NUM 1 |
| 103 | #define SPD_EEPROM_ADDRESS1 0x51 |
| 104 | #define SPD_EEPROM_ADDRESS2 0x52 |
Kumar Gala | e38209e | 2011-02-09 02:00:08 +0000 | [diff] [blame] | 105 | #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ |
York Sun | 269c7eb | 2010-10-18 13:46:49 -0700 | [diff] [blame] | 106 | #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 107 | |
| 108 | /* |
| 109 | * Local Bus Definitions |
| 110 | */ |
| 111 | |
| 112 | /* Set the local bus clock 1/8 of platform clock */ |
| 113 | #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 |
| 114 | |
| 115 | #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */ |
| 116 | #ifdef CONFIG_PHYS_64BIT |
| 117 | #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull |
| 118 | #else |
| 119 | #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE |
| 120 | #endif |
| 121 | |
Shaohui Xie | e04e16b | 2011-05-09 16:53:51 +0800 | [diff] [blame] | 122 | #define CONFIG_SYS_FLASH_BR_PRELIM \ |
Timur Tabi | b56570c | 2012-07-06 07:39:26 +0000 | [diff] [blame] | 123 | (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \ |
Shaohui Xie | e04e16b | 2011-05-09 16:53:51 +0800 | [diff] [blame] | 124 | | BR_PS_16 | BR_V) |
| 125 | #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 126 | | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) |
| 127 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 128 | #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ |
| 129 | #ifdef CONFIG_PHYS_64BIT |
| 130 | #define PIXIS_BASE_PHYS 0xfffdf0000ull |
| 131 | #else |
| 132 | #define PIXIS_BASE_PHYS PIXIS_BASE |
| 133 | #endif |
| 134 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 135 | #define PIXIS_LBMAP_SWITCH 7 |
| 136 | #define PIXIS_LBMAP_MASK 0xf0 |
| 137 | #define PIXIS_LBMAP_SHIFT 4 |
| 138 | #define PIXIS_LBMAP_ALTBANK 0x40 |
| 139 | |
| 140 | #define CONFIG_SYS_FLASH_QUIET_TEST |
Wolfgang Denk | 62fb2b4 | 2021-09-27 17:42:39 +0200 | [diff] [blame] | 141 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 142 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 143 | #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ |
| 144 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 145 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
| 146 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 147 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 148 | |
Shaohui Xie | 25a2b39 | 2011-03-16 10:10:32 +0800 | [diff] [blame] | 149 | #if defined(CONFIG_RAMBOOT_PBL) |
| 150 | #define CONFIG_SYS_RAMBOOT |
| 151 | #endif |
| 152 | |
Kumar Gala | e38209e | 2011-02-09 02:00:08 +0000 | [diff] [blame] | 153 | /* Nand Flash */ |
Kumar Gala | e38209e | 2011-02-09 02:00:08 +0000 | [diff] [blame] | 154 | #ifdef CONFIG_NAND_FSL_ELBC |
| 155 | #define CONFIG_SYS_NAND_BASE 0xffa00000 |
| 156 | #ifdef CONFIG_PHYS_64BIT |
| 157 | #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull |
| 158 | #else |
| 159 | #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE |
| 160 | #endif |
| 161 | |
| 162 | #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} |
| 163 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Kumar Gala | e38209e | 2011-02-09 02:00:08 +0000 | [diff] [blame] | 164 | |
| 165 | /* NAND flash config */ |
| 166 | #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ |
| 167 | | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ |
| 168 | | BR_PS_8 /* Port Size = 8 bit */ \ |
| 169 | | BR_MS_FCM /* MSEL = FCM */ \ |
| 170 | | BR_V) /* valid */ |
| 171 | #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ |
| 172 | | OR_FCM_PGS /* Large Page*/ \ |
| 173 | | OR_FCM_CSCT \ |
| 174 | | OR_FCM_CST \ |
| 175 | | OR_FCM_CHT \ |
| 176 | | OR_FCM_SCY_1 \ |
| 177 | | OR_FCM_TRLX \ |
| 178 | | OR_FCM_EHTR) |
Kumar Gala | d0af3b9 | 2011-08-31 09:50:13 -0500 | [diff] [blame] | 179 | #endif /* CONFIG_NAND_FSL_ELBC */ |
Kumar Gala | e38209e | 2011-02-09 02:00:08 +0000 | [diff] [blame] | 180 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 181 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 182 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} |
| 183 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 184 | #define CONFIG_HWCONFIG |
| 185 | |
| 186 | /* define to use L1 as initial stack */ |
| 187 | #define CONFIG_L1_INIT_RAM |
| 188 | #define CONFIG_SYS_INIT_RAM_LOCK |
| 189 | #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ |
| 190 | #ifdef CONFIG_PHYS_64BIT |
| 191 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf |
| 192 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR |
| 193 | /* The assembler doesn't like typecast */ |
| 194 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ |
| 195 | ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ |
| 196 | CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) |
| 197 | #else |
| 198 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */ |
| 199 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 |
| 200 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS |
| 201 | #endif |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 202 | #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 203 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 204 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 205 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
| 206 | |
Prabhakar Kushwaha | f402731 | 2014-03-31 15:31:48 +0530 | [diff] [blame] | 207 | #define CONFIG_SYS_MONITOR_LEN (768 * 1024) |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 208 | |
| 209 | /* Serial Port - controlled on board with jumper J8 |
| 210 | * open - index 2 |
| 211 | * shorted - index 1 |
| 212 | */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 213 | #define CONFIG_SYS_NS16550_SERIAL |
| 214 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 215 | #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) |
| 216 | |
| 217 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
| 218 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
| 219 | |
| 220 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) |
| 221 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) |
| 222 | #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) |
| 223 | #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) |
| 224 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 225 | /* I2C */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 226 | |
| 227 | /* |
| 228 | * RapidIO |
| 229 | */ |
Kumar Gala | 8975d7a | 2010-12-30 12:09:53 -0600 | [diff] [blame] | 230 | #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 231 | #ifdef CONFIG_PHYS_64BIT |
Kumar Gala | 8975d7a | 2010-12-30 12:09:53 -0600 | [diff] [blame] | 232 | #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 233 | #else |
Kumar Gala | 8975d7a | 2010-12-30 12:09:53 -0600 | [diff] [blame] | 234 | #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 235 | #endif |
Kumar Gala | 8975d7a | 2010-12-30 12:09:53 -0600 | [diff] [blame] | 236 | #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 237 | |
Kumar Gala | 8975d7a | 2010-12-30 12:09:53 -0600 | [diff] [blame] | 238 | #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 239 | #ifdef CONFIG_PHYS_64BIT |
Kumar Gala | 8975d7a | 2010-12-30 12:09:53 -0600 | [diff] [blame] | 240 | #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 241 | #else |
Kumar Gala | 8975d7a | 2010-12-30 12:09:53 -0600 | [diff] [blame] | 242 | #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 243 | #endif |
Kumar Gala | 8975d7a | 2010-12-30 12:09:53 -0600 | [diff] [blame] | 244 | #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 245 | |
| 246 | /* |
Liu Gang | 4cc8532 | 2012-03-08 00:33:17 +0000 | [diff] [blame] | 247 | * for slave u-boot IMAGE instored in master memory space, |
| 248 | * PHYS must be aligned based on the SIZE |
| 249 | */ |
Liu Gang | 416dbfe | 2014-05-15 14:30:34 +0800 | [diff] [blame] | 250 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull |
| 251 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull |
| 252 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ |
| 253 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull |
Liu Gang | 85bcd73 | 2012-03-08 00:33:20 +0000 | [diff] [blame] | 254 | /* |
Liu Gang | d7b17a9 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 255 | * for slave UCODE and ENV instored in master memory space, |
Liu Gang | 85bcd73 | 2012-03-08 00:33:20 +0000 | [diff] [blame] | 256 | * PHYS must be aligned based on the SIZE |
| 257 | */ |
Liu Gang | 416dbfe | 2014-05-15 14:30:34 +0800 | [diff] [blame] | 258 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull |
Liu Gang | 99e0c29 | 2012-08-09 05:10:02 +0000 | [diff] [blame] | 259 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull |
| 260 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ |
Liu Gang | d7b17a9 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 261 | |
Liu Gang | f420aa9 | 2012-03-08 00:33:21 +0000 | [diff] [blame] | 262 | /* slave core release by master*/ |
Liu Gang | 99e0c29 | 2012-08-09 05:10:02 +0000 | [diff] [blame] | 263 | #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 |
| 264 | #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ |
Liu Gang | 4cc8532 | 2012-03-08 00:33:17 +0000 | [diff] [blame] | 265 | |
| 266 | /* |
Liu Gang | b4611ee | 2012-08-09 05:10:03 +0000 | [diff] [blame] | 267 | * SRIO_PCIE_BOOT - SLAVE |
Liu Gang | 1e08458 | 2012-03-08 00:33:18 +0000 | [diff] [blame] | 268 | */ |
Liu Gang | b4611ee | 2012-08-09 05:10:03 +0000 | [diff] [blame] | 269 | #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE |
| 270 | #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 |
| 271 | #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ |
| 272 | (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) |
Liu Gang | 1e08458 | 2012-03-08 00:33:18 +0000 | [diff] [blame] | 273 | #endif |
| 274 | |
| 275 | /* |
Shaohui Xie | 5864979 | 2011-05-12 18:46:14 +0800 | [diff] [blame] | 276 | * eSPI - Enhanced SPI |
| 277 | */ |
Shaohui Xie | 5864979 | 2011-05-12 18:46:14 +0800 | [diff] [blame] | 278 | |
| 279 | /* |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 280 | * General PCI |
| 281 | * Memory space is mapped 1-1, but I/O space must start from 0. |
| 282 | */ |
| 283 | |
| 284 | /* controller 1, direct to uli, tgtid 3, Base address 20000 */ |
| 285 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 286 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 287 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 288 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 289 | |
| 290 | /* controller 2, Slot 2, tgtid 2, Base address 201000 */ |
| 291 | #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 292 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 293 | #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 294 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 295 | |
| 296 | /* controller 3, Slot 1, tgtid 1, Base address 202000 */ |
Trübenbach, Ralf | d8ec2c0 | 2011-04-20 13:04:47 +0000 | [diff] [blame] | 297 | #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 298 | #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 299 | #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 300 | #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 301 | |
Kumar Gala | 67a6dfe | 2010-07-09 09:12:18 -0500 | [diff] [blame] | 302 | /* controller 4, Base address 203000 */ |
Kumar Gala | 67a6dfe | 2010-07-09 09:12:18 -0500 | [diff] [blame] | 303 | #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull |
Kumar Gala | 67a6dfe | 2010-07-09 09:12:18 -0500 | [diff] [blame] | 304 | #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull |
Kumar Gala | 67a6dfe | 2010-07-09 09:12:18 -0500 | [diff] [blame] | 305 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 306 | /* Qman/Bman */ |
| 307 | #define CONFIG_SYS_BMAN_NUM_PORTALS 10 |
| 308 | #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 |
| 309 | #ifdef CONFIG_PHYS_64BIT |
| 310 | #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull |
| 311 | #else |
| 312 | #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE |
| 313 | #endif |
| 314 | #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 |
Jeffrey Ladouceur | ff2c646 | 2014-12-08 14:54:01 -0500 | [diff] [blame] | 315 | #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 |
| 316 | #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 |
| 317 | #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE |
| 318 | #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) |
| 319 | #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ |
| 320 | CONFIG_SYS_BMAN_CENA_SIZE) |
| 321 | #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) |
| 322 | #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 323 | #define CONFIG_SYS_QMAN_NUM_PORTALS 10 |
| 324 | #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 |
| 325 | #ifdef CONFIG_PHYS_64BIT |
| 326 | #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull |
| 327 | #else |
| 328 | #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE |
| 329 | #endif |
| 330 | #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 |
Jeffrey Ladouceur | ff2c646 | 2014-12-08 14:54:01 -0500 | [diff] [blame] | 331 | #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 |
| 332 | #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 |
| 333 | #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE |
| 334 | #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) |
| 335 | #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ |
| 336 | CONFIG_SYS_QMAN_CENA_SIZE) |
| 337 | #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) |
| 338 | #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 339 | |
| 340 | #define CONFIG_SYS_DPAA_FMAN |
| 341 | #define CONFIG_SYS_DPAA_PME |
Timur Tabi | 275f4bb | 2011-11-22 09:21:25 -0600 | [diff] [blame] | 342 | #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 343 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 344 | #ifdef CONFIG_PCI |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 345 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 346 | #endif /* CONFIG_PCI */ |
| 347 | |
| 348 | /* SATA */ |
| 349 | #ifdef CONFIG_FSL_SATA_V2 |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 350 | #define CONFIG_SATA1 |
| 351 | #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR |
| 352 | #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA |
| 353 | #define CONFIG_SATA2 |
| 354 | #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR |
| 355 | #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA |
| 356 | |
| 357 | #define CONFIG_LBA48 |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 358 | #endif |
| 359 | |
| 360 | #ifdef CONFIG_FMAN_ENET |
| 361 | #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c |
| 362 | #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d |
| 363 | #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e |
| 364 | #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f |
| 365 | #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4 |
| 366 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 367 | #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c |
| 368 | #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d |
| 369 | #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e |
| 370 | #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f |
| 371 | #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0 |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 372 | |
| 373 | #define CONFIG_SYS_TBIPA_VALUE 8 |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 374 | #define CONFIG_ETHPRIME "FM1@DTSEC1" |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 375 | #endif |
| 376 | |
| 377 | /* |
| 378 | * Environment |
| 379 | */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 380 | #define CONFIG_LOADS_ECHO /* echo on for serial download */ |
| 381 | #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ |
| 382 | |
| 383 | /* |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 384 | * USB |
| 385 | */ |
ramneek mehresh | 3d33963 | 2012-04-18 19:39:53 +0000 | [diff] [blame] | 386 | #define CONFIG_HAS_FSL_DR_USB |
| 387 | #define CONFIG_HAS_FSL_MPH_USB |
| 388 | |
| 389 | #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB) |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 390 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET |
ramneek mehresh | 3d33963 | 2012-04-18 19:39:53 +0000 | [diff] [blame] | 391 | #endif |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 392 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 393 | #ifdef CONFIG_MMC |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 394 | #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR |
| 395 | #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 396 | #endif |
| 397 | |
| 398 | /* |
| 399 | * Miscellaneous configurable options |
| 400 | */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 401 | |
| 402 | /* |
| 403 | * For booting Linux, the board info and command line data |
Kumar Gala | 39ffcc1 | 2011-04-28 10:13:41 -0500 | [diff] [blame] | 404 | * have to be in the first 64 MB of memory, since this is |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 405 | * the maximum mapped by the Linux kernel during initialization. |
| 406 | */ |
Kumar Gala | 39ffcc1 | 2011-04-28 10:13:41 -0500 | [diff] [blame] | 407 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ |
| 408 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 409 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 410 | /* |
| 411 | * Environment Configuration |
| 412 | */ |
Joe Hershberger | 257ff78 | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 413 | #define CONFIG_ROOTPATH "/opt/nfsroot" |
Joe Hershberger | e4da248 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 414 | #define CONFIG_BOOTFILE "uImage" |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 415 | #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ |
| 416 | |
York Sun | d1bb602 | 2016-11-18 11:26:09 -0800 | [diff] [blame] | 417 | #ifdef CONFIG_TARGET_P4080DS |
Ramneek Mehresh | a0cce27 | 2011-06-07 10:10:43 +0000 | [diff] [blame] | 418 | #define __USB_PHY_TYPE ulpi |
| 419 | #else |
| 420 | #define __USB_PHY_TYPE utmi |
| 421 | #endif |
| 422 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 423 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Emil Medve | b250d37 | 2010-08-31 22:57:43 -0500 | [diff] [blame] | 424 | "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ |
Ramneek Mehresh | a0cce27 | 2011-06-07 10:10:43 +0000 | [diff] [blame] | 425 | "bank_intlv=cs0_cs1;" \ |
ramneek mehresh | 1b57b00 | 2013-09-10 17:37:45 +0530 | [diff] [blame] | 426 | "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ |
| 427 | "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 428 | "netdev=eth0\0" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 429 | "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ |
| 430 | "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ |
Emil Medve | b250d37 | 2010-08-31 22:57:43 -0500 | [diff] [blame] | 431 | "tftpflash=tftpboot $loadaddr $uboot && " \ |
| 432 | "protect off $ubootaddr +$filesize && " \ |
| 433 | "erase $ubootaddr +$filesize && " \ |
| 434 | "cp.b $loadaddr $ubootaddr $filesize && " \ |
| 435 | "protect on $ubootaddr +$filesize && " \ |
| 436 | "cmp.b $loadaddr $ubootaddr $filesize\0" \ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 437 | "consoledev=ttyS0\0" \ |
| 438 | "ramdiskaddr=2000000\0" \ |
| 439 | "ramdiskfile=p4080ds/ramdisk.uboot\0" \ |
Scott Wood | b7f4b85 | 2016-07-19 17:52:06 -0500 | [diff] [blame] | 440 | "fdtaddr=1e00000\0" \ |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 441 | "fdtfile=p4080ds/p4080ds.dtb\0" \ |
Kim Phillips | 1dedccc | 2014-05-14 19:33:45 -0500 | [diff] [blame] | 442 | "bdev=sda3\0" |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 443 | |
Ruchika Gupta | 8ca8d82 | 2010-12-15 17:02:08 +0000 | [diff] [blame] | 444 | #include <asm/fsl_secure_boot.h> |
Ruchika Gupta | 8ca8d82 | 2010-12-15 17:02:08 +0000 | [diff] [blame] | 445 | |
Kumar Gala | e1c0949 | 2010-07-15 16:49:03 -0500 | [diff] [blame] | 446 | #endif /* __CONFIG_H */ |