blob: 3a7d826837ec496b7cd89d09a3773bdc5559f00d [file] [log] [blame]
Bartlomiej Sieka087415c2007-07-11 20:11:07 +02001/*
2 * (C) Copyright 2003-2007
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Bartlomiej Sieka087415c2007-07-11 20:11:07 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 */
Masahiro Yamada608ed2c2014-01-16 11:03:07 +090014#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +020015#define CONFIG_CM5200 1 /* ... on CM5200 platform */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020016
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020017#define CONFIG_SYS_TEXT_BASE 0xfc000000
18
Becky Bruce03ea1be2008-05-08 19:02:12 -050019#define CONFIG_HIGH_BATS 1 /* High BATs supported */
20
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020021/*
22 * Supported commands
23 */
Wolfgang Denk56cbd022007-08-12 14:27:39 +020024#define CONFIG_CMD_JFFS2
Wolfgang Denk56cbd022007-08-12 14:27:39 +020025#define CONFIG_CMD_REGINFO
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020026
27/*
28 * Serial console configuration
29 */
30#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020031#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020032
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020033/*
34 * Ethernet configuration
35 */
36#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -080037#define CONFIG_MPC5xxx_FEC_MII100
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020038#define CONFIG_PHY_ADDR 0x00
39#define CONFIG_ENV_OVERWRITE 1 /* allow overwriting of ethaddr */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020040/* use misc_init_r() to read ethaddr from I2C EEPROM (see CONFIG_SYS_I2C_EEPROM) */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020041#define CONFIG_MISC_INIT_R 1
42#define CONFIG_MAC_OFFSET 0x35 /* MAC address offset in I2C EEPROM */
43
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020044/*
45 * POST support
46 */
Simon Glass7c5ad8b2017-05-12 21:09:49 -060047#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | CONFIG_SYS_POST_CPU)
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020048#define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
49/* List of I2C addresses to be verified by POST */
Peter Tyser3f1d0db2010-10-22 00:20:30 -050050#define CONFIG_SYS_POST_I2C_ADDRS {CONFIG_SYS_I2C_SLAVE, \
51 CONFIG_SYS_I2C_IO, \
52 CONFIG_SYS_I2C_EEPROM}
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020053
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020054/* display image timestamps */
55#define CONFIG_TIMESTAMP 1
56
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020057/*
58 * Autobooting
59 */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020060#define CONFIG_PREBOOT "echo;" \
61 "echo Type \"run net_nfs_fdt\" to mount root filesystem over NFS;" \
62 "echo"
63#undef CONFIG_BOOTARGS
64
65/*
66 * Default environment settings
67 */
68#define CONFIG_EXTRA_ENV_SETTINGS \
69 "netdev=eth0\0" \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020070 "netmask=255.255.0.0\0" \
71 "ipaddr=192.168.160.33\0" \
72 "serverip=192.168.1.1\0" \
73 "gatewayip=192.168.1.1\0" \
74 "console=ttyPSC0\0" \
75 "u-boot_addr=100000\0" \
76 "kernel_addr=200000\0" \
77 "kernel_addr_flash=fc0c0000\0" \
78 "fdt_addr=400000\0" \
79 "fdt_addr_flash=fc0a0000\0" \
80 "ramdisk_addr=500000\0" \
81 "rootpath=/opt/eldk-4.1/ppc_6xx\0" \
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +020082 "u-boot=/tftpboot/cm5200/u-boot.bin\0" \
83 "bootfile_fdt=/tftpboot/cm5200/uImage\0" \
84 "fdt_file=/tftpboot/cm5200/cm5200.dtb\0" \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020085 "load=tftp ${u-boot_addr} ${u-boot}\0" \
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +020086 "update=prot off fc000000 +${filesize}; " \
87 "era fc000000 +${filesize}; " \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020088 "cp.b ${u-boot_addr} fc000000 ${filesize}; " \
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +020089 "prot on fc000000 +${filesize}\0" \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020090 "nfsargs=setenv bootargs root=/dev/nfs rw " \
91 "nfsroot=${serverip}:${rootpath}\0" \
92 "flashargs=setenv bootargs root=/dev/mtdblock5 rw\0" \
93 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
94 "addinit=setenv bootargs ${bootargs} init=/linuxrc\0" \
95 "addcons=setenv bootargs ${bootargs} " \
96 "console=${console},${baudrate}\0" \
97 "addip=setenv bootargs ${bootargs} " \
98 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
99 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
100 "flash_flash=run flashargs addinit addip addcons;" \
101 "bootm ${kernel_addr_flash} - ${fdt_addr_flash}\0" \
102 "net_nfs_fdt=tftp ${kernel_addr} ${bootfile_fdt}; " \
103 "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip " \
104 "addcons; bootm ${kernel_addr} - ${fdt_addr}\0" \
105 ""
106#define CONFIG_BOOTCOMMAND "run flash_flash"
107
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200108/*
109 * Low level configuration
110 */
111
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200112/*
113 * Clock configuration
114 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* SYS_XTAL_IN = 33MHz */
116#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK 1 /* IPB = 133MHz */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200117
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200118/*
119 * Memory map
120 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_MBAR 0xF0000000
122#define CONFIG_SYS_SDRAM_BASE 0x00000000
123#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_LOWBOOT 1
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200126
127/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200129#ifdef CONFIG_POST
130/* preserve space for the post_word at end of on-chip SRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200131#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200132#else
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200133#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200134#endif
135
Wolfgang Denk0191e472010-10-26 14:34:52 +0200136#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200137#define CONFIG_BOARD_TYPES 1 /* we use board_type */
138
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200140
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200141#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* 384 kB for Monitor */
143#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* 256 kB for malloc() */
144#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* initial mem map for Linux */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200145
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200146/*
147 * Flash configuration
148 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200150#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_FLASH_BASE 0xfc000000
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200152/* we need these despite using CFI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
154#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sectors on one chip */
155#define CONFIG_SYS_FLASH_SIZE 0x02000000 /* 32 MiB */
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200156
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
158#define CONFIG_SYS_RAMBOOT 1
159#undef CONFIG_SYS_LOWBOOT
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200160#endif
161
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200162/*
163 * Chip selects configuration
164 */
165/* Boot Chipselect */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
167#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
168#define CONFIG_SYS_BOOTCS_CFG 0x00087D31 /* for pci_clk = 33 MHz */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200169/* use board_early_init_r to enable flash write in CS_BOOT */
170#define CONFIG_BOARD_EARLY_INIT_R
171
172/* Flash memory addressing */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
174#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200175
176/* No burst, dead cycle = 1 for CS0 (Flash) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_CS_BURST 0x00000000
178#define CONFIG_SYS_CS_DEADCYCLE 0x00000001
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200179
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200180/*
181 * SDRAM configuration
182 * settings for k4s561632E-xx75, assuming XLB = 132 MHz
183 */
184#define SDRAM_MODE 0x00CD0000 /* CASL 3, burst length 8 */
185#define SDRAM_CONTROL 0x514F0000
186#define SDRAM_CONFIG1 0xE2333900
187#define SDRAM_CONFIG2 0x8EE70000
188
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200189/*
190 * MTD configuration
191 */
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100192#define CONFIG_CMD_MTDPARTS 1
Stefan Roese5dc958f2009-05-12 14:32:58 +0200193#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
194#define CONFIG_FLASH_CFI_MTD
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200195#define MTDIDS_DEFAULT "nor0=cm5200-0"
196#define MTDPARTS_DEFAULT "mtdparts=cm5200-0:" \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200197 "384k(uboot),128k(env)," \
198 "128k(redund_env),128k(dtb)," \
199 "2m(kernel),27904k(rootfs)," \
200 "-(config)"
201
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200202/*
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200203 * RTC configuration
204 */
205#define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
206
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200207/*
208 * USB configuration
209 */
210#define CONFIG_USB_OHCI 1
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200211#define CONFIG_USB_CLOCK 0x0001BBBB
212#define CONFIG_USB_CONFIG 0x00001000
213/* Partitions (for USB) */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200214
215/*
216 * Invoke our last_stage_init function - needed by fwupdate
217 */
218#define CONFIG_LAST_STAGE_INIT 1
219
220/*
221 * Environment settings
222 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200223#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200224#define CONFIG_ENV_SIZE 0x10000
225#define CONFIG_ENV_SECT_SIZE 0x20000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200227/* Configuration of redundant environment */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200228#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
229#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200230
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200231/*
232 * Pin multiplexing configuration
233 */
234
235/*
236 * CS1/GPIO_WKUP_6: GPIO (default)
237 * ALTs: CAN1 on I2C1, CAN2 on TIMER0/1
238 * IRDA/PSC6: UART
239 * Ether: Ethernet 100Mbit with MD
240 * PCI_DIS: PCI controller disabled
241 * USB: USB
242 * PSC3: SPI with UART3
243 * PSC2: UART
244 * PSC1: UART
245 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_GPS_PORT_CONFIG 0x10559C44
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200247
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200248/*
249 * Miscellaneous configurable options
250 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
253#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
254#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
255#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200256
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_ALT_MEMTEST 1
258#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
259#define CONFIG_SYS_MEMTEST_END 0x03f00000 /* 1 .. 63 MiB in SDRAM */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200260
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200262
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200263/*
264 * Various low-level settings
265 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200266#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
267#define CONFIG_SYS_HID0_FINAL HID0_ICE
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200268
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_XLB_PIPELINING 1 /* enable transaction pipeling */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200270
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200271/*
272 * Cache Configuration
273 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Wolfgang Denk56cbd022007-08-12 14:27:39 +0200275#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200277#endif
278
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200279/*
280 * Flat Device Tree support
281 */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200282#define OF_CPU "PowerPC,5200@0"
283#define OF_SOC "soc5200@f0000000"
284#define OF_TBCLK (bd->bi_busfreq / 4)
285#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
286
287#endif /* __CONFIG_H */