blob: 2e3f65ee8493ddd061e7fe869827226b8937dd7e [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
Marek Vasutb9091622011-10-31 14:12:39 +01002 * armboot - Startup Code for XScale CPU-core
wdenkc6097192002-11-03 00:24:07 +00003 *
4 * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
5 * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
6 * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
wdenkc0aa5c52003-12-06 19:49:23 +00007 * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de>
Marek Vasutb9091622011-10-31 14:12:39 +01008 * Copyright (C) 2001 Marius Groger <mag@sysgo.de>
9 * Copyright (C) 2002 Alex Zupke <azu@sysgo.de>
10 * Copyright (C) 2002 Gary Jennejohn <garyj@denx.de>
wdenk1fe2c702003-03-06 21:55:29 +000011 * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net>
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +010012 * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
Marek Vasutb9091622011-10-31 14:12:39 +010013 * Copyright (C) 2003 Kshitij <kshitij@ti.com>
14 * Copyright (C) 2003 Richard Woodruff <r-woodruff2@ti.com>
15 * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>
16 * Copyright (C) 2004 Texas Instruments <r-woodruff2@ti.com>
17 * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
wdenkc6097192002-11-03 00:24:07 +000018 *
19 * See file CREDITS for list of people who contributed to this
20 * project.
21 *
22 * This program is free software; you can redistribute it and/or
23 * modify it under the terms of the GNU General Public License as
24 * published by the Free Software Foundation; either version 2 of
25 * the License, or (at your option) any later version.
26 *
27 * This program is distributed in the hope that it will be useful,
28 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk384ae022002-11-05 00:17:55 +000029 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkc6097192002-11-03 00:24:07 +000030 * GNU General Public License for more details.
31 *
32 * You should have received a copy of the GNU General Public License
33 * along with this program; if not, write to the Free Software
34 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
35 * MA 02111-1307 USA
36 */
37
Wolfgang Denk0191e472010-10-26 14:34:52 +020038#include <asm-offsets.h>
wdenkc6097192002-11-03 00:24:07 +000039#include <config.h>
40#include <version.h>
Marek Vasutf1ac7842011-11-05 19:26:47 +010041
Marek Vasut85cc88a2011-11-26 07:20:07 +010042#ifdef CONFIG_CPU_PXA25X
Marek Vasutf1ac7842011-11-05 19:26:47 +010043#if ((CONFIG_SYS_INIT_SP_ADDR) != 0xfffff800)
44#error "Init SP address must be set to 0xfffff800 for PXA250"
45#endif
46#endif
47
wdenkc6097192002-11-03 00:24:07 +000048.globl _start
wdenk384ae022002-11-05 00:17:55 +000049_start: b reset
Aneesh V552a3192011-07-13 05:11:07 +000050#ifdef CONFIG_SPL_BUILD
Marek Vasutc13685c2010-07-06 02:48:35 +020051 ldr pc, _hang
52 ldr pc, _hang
53 ldr pc, _hang
54 ldr pc, _hang
55 ldr pc, _hang
56 ldr pc, _hang
57 ldr pc, _hang
58
59_hang:
60 .word do_hang
61 .word 0x12345678
62 .word 0x12345678
63 .word 0x12345678
64 .word 0x12345678
65 .word 0x12345678
66 .word 0x12345678
67 .word 0x12345678 /* now 16*4=64 */
68#else
wdenkc6097192002-11-03 00:24:07 +000069 ldr pc, _undefined_instruction
70 ldr pc, _software_interrupt
71 ldr pc, _prefetch_abort
72 ldr pc, _data_abort
73 ldr pc, _not_used
74 ldr pc, _irq
75 ldr pc, _fiq
76
wdenk384ae022002-11-05 00:17:55 +000077_undefined_instruction: .word undefined_instruction
wdenkc6097192002-11-03 00:24:07 +000078_software_interrupt: .word software_interrupt
79_prefetch_abort: .word prefetch_abort
80_data_abort: .word data_abort
81_not_used: .word not_used
82_irq: .word irq
83_fiq: .word fiq
Marek Vasutb9091622011-10-31 14:12:39 +010084_pad: .word 0x12345678 /* now 16*4=64 */
Aneesh V552a3192011-07-13 05:11:07 +000085#endif /* CONFIG_SPL_BUILD */
Marek Vasutb9091622011-10-31 14:12:39 +010086.global _end_vect
87_end_vect:
wdenkc6097192002-11-03 00:24:07 +000088
89 .balignl 16,0xdeadbeef
wdenkc6097192002-11-03 00:24:07 +000090/*
Marek Vasutb9091622011-10-31 14:12:39 +010091 *************************************************************************
92 *
wdenkc6097192002-11-03 00:24:07 +000093 * Startup Code (reset vector)
94 *
Marek Vasutb9091622011-10-31 14:12:39 +010095 * do important init only if we don't start from memory!
96 * setup Memory and board specific bits prior to relocation.
97 * relocate armboot to ram
98 * setup stack
99 *
100 *************************************************************************
wdenkc6097192002-11-03 00:24:07 +0000101 */
102
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200103.globl _TEXT_BASE
wdenkc6097192002-11-03 00:24:07 +0000104_TEXT_BASE:
Benoît Thébaudeaua402da32013-04-11 09:35:42 +0000105#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
Marek Vasutb9091622011-10-31 14:12:39 +0100106 .word CONFIG_SPL_TEXT_BASE
107#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200108 .word CONFIG_SYS_TEXT_BASE
Marek Vasutb9091622011-10-31 14:12:39 +0100109#endif
wdenkc6097192002-11-03 00:24:07 +0000110
wdenkc6097192002-11-03 00:24:07 +0000111/*
wdenk927034e2004-02-08 19:38:38 +0000112 * These are defined in the board-specific linker script.
Marek Vasutb9091622011-10-31 14:12:39 +0100113 * Subtracting _start from them lets the linker put their
114 * relative position in the executable instead of leaving
115 * them null.
wdenkcc1e2562003-03-06 13:39:27 +0000116 */
Marek Vasutf29c11b2010-10-20 19:36:39 +0200117.globl _bss_start_ofs
118_bss_start_ofs:
119 .word __bss_start - _start
wdenkcc1e2562003-03-06 13:39:27 +0000120
Marek Vasutf29c11b2010-10-20 19:36:39 +0200121.globl _bss_end_ofs
122_bss_end_ofs:
Simon Glassed70c8f2013-03-14 06:54:53 +0000123 .word __bss_end - _start
wdenkcc1e2562003-03-06 13:39:27 +0000124
Po-Yu Chuang1864b002011-03-01 23:02:04 +0000125.globl _end_ofs
126_end_ofs:
127 .word _end - _start
128
wdenkc6097192002-11-03 00:24:07 +0000129#ifdef CONFIG_USE_IRQ
130/* IRQ stack memory (calculated at run-time) */
131.globl IRQ_STACK_START
132IRQ_STACK_START:
133 .word 0x0badc0de
134
135/* IRQ stack memory (calculated at run-time) */
136.globl FIQ_STACK_START
137FIQ_STACK_START:
138 .word 0x0badc0de
Marek Vasutb9091622011-10-31 14:12:39 +0100139#endif
wdenkc6097192002-11-03 00:24:07 +0000140
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200141/* IRQ stack memory (calculated at run-time) + 8 bytes */
142.globl IRQ_STACK_START_IN
143IRQ_STACK_START_IN:
144 .word 0x0badc0de
145
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200146/*
147 * the actual reset code
148 */
149
150reset:
151 /*
152 * set the cpu to SVC32 mode
153 */
154 mrs r0,cpsr
155 bic r0,r0,#0x1f
156 orr r0,r0,#0xd3
157 msr cpsr,r0
158
Marek Vasutb9091622011-10-31 14:12:39 +0100159#ifndef CONFIG_SKIP_LOWLEVEL_INIT
160 bl cpu_init_crit
161#endif
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200162
Marek Vasut85cc88a2011-11-26 07:20:07 +0100163#ifdef CONFIG_CPU_PXA25X
Marek Vasutf1ac7842011-11-05 19:26:47 +0100164 bl lock_cache_for_stack
165#endif
166
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000167 bl _main
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200168
169/*------------------------------------------------------------------------------*/
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200170
Albert ARIBAUD9580b322013-05-19 01:48:15 +0000171 .globl c_runtime_cpu_setup
172c_runtime_cpu_setup:
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200173
Albert ARIBAUD9580b322013-05-19 01:48:15 +0000174#ifdef CONFIG_CPU_PXA25X
Marek Vasutf29c11b2010-10-20 19:36:39 +0200175 /*
Albert ARIBAUD9580b322013-05-19 01:48:15 +0000176 * Unlock (actually, disable) the cache now that board_init_f
177 * is done. We could do this earlier but we would need to add
178 * a new C runtime hook, whereas c_runtime_cpu_setup already
179 * exists.
180 * As this routine is just a call to cpu_init_crit, let us
181 * tail-optimize and do a simple branch here.
Marek Vasutf29c11b2010-10-20 19:36:39 +0200182 */
Albert ARIBAUD9580b322013-05-19 01:48:15 +0000183 b cpu_init_crit
184#else
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000185 bx lr
Marek Vasutb9b8ea32010-09-28 15:44:10 +0200186#endif
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000187
Marek Vasutb9091622011-10-31 14:12:39 +0100188/*
189 *************************************************************************
190 *
191 * CPU_init_critical registers
192 *
193 * setup important registers
194 * setup memory timing
195 *
196 *************************************************************************
197 */
Marek Vasut85cc88a2011-11-26 07:20:07 +0100198#if !defined(CONFIG_SKIP_LOWLEVEL_INIT) || defined(CONFIG_CPU_PXA25X)
Marek Vasutb9091622011-10-31 14:12:39 +0100199cpu_init_crit:
200 /*
201 * flush v4 I/D caches
202 */
203 mov r0, #0
204 mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
205 mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
Markus Klotzbücherd5dfcf92006-02-28 23:11:07 +0100206
Marek Vasutb9091622011-10-31 14:12:39 +0100207 /*
208 * disable MMU stuff and caches
209 */
210 mrc p15, 0, r0, c1, c0, 0
211 bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
212 bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
213 orr r0, r0, #0x00000002 @ set bit 2 (A) Align
214 orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
215 mcr p15, 0, r0, c1, c0, 0
wdenk1fe2c702003-03-06 21:55:29 +0000216
Marek Vasutb9091622011-10-31 14:12:39 +0100217 mov pc, lr /* back to my caller */
Marek Vasut85cc88a2011-11-26 07:20:07 +0100218#endif /* !CONFIG_SKIP_LOWLEVEL_INIT || CONFIG_CPU_PXA25X */
wdenkc6097192002-11-03 00:24:07 +0000219
Aneesh V552a3192011-07-13 05:11:07 +0000220#ifndef CONFIG_SPL_BUILD
Marek Vasutb9091622011-10-31 14:12:39 +0100221/*
222 *************************************************************************
223 *
224 * Interrupt handling
225 *
226 *************************************************************************
227 */
228@
229@ IRQ stack frame.
230@
wdenkc6097192002-11-03 00:24:07 +0000231#define S_FRAME_SIZE 72
232
233#define S_OLD_R0 68
234#define S_PSR 64
235#define S_PC 60
236#define S_LR 56
237#define S_SP 52
238
239#define S_IP 48
240#define S_FP 44
241#define S_R10 40
242#define S_R9 36
243#define S_R8 32
244#define S_R7 28
245#define S_R6 24
246#define S_R5 20
247#define S_R4 16
248#define S_R3 12
249#define S_R2 8
250#define S_R1 4
251#define S_R0 0
252
253#define MODE_SVC 0x13
Marek Vasutb9091622011-10-31 14:12:39 +0100254#define I_BIT 0x80
wdenkc6097192002-11-03 00:24:07 +0000255
Marek Vasutb9091622011-10-31 14:12:39 +0100256/*
257 * use bad_save_user_regs for abort/prefetch/undef/swi ...
258 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
259 */
wdenkc6097192002-11-03 00:24:07 +0000260
261 .macro bad_save_user_regs
Marek Vasutb9091622011-10-31 14:12:39 +0100262 sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
263 stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
wdenkc6097192002-11-03 00:24:07 +0000264
Marek Vasutb9091622011-10-31 14:12:39 +0100265 ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
266 ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
267 add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
wdenkc6097192002-11-03 00:24:07 +0000268
269 add r5, sp, #S_SP
270 mov r1, lr
Marek Vasutb9091622011-10-31 14:12:39 +0100271 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
272 mov r0, sp @ save current stack into r0 (param register)
wdenkc6097192002-11-03 00:24:07 +0000273 .endm
274
wdenkc6097192002-11-03 00:24:07 +0000275 .macro irq_save_user_regs
276 sub sp, sp, #S_FRAME_SIZE
Marek Vasutb9091622011-10-31 14:12:39 +0100277 stmia sp, {r0 - r12} @ Calling r0-r12
278 add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
279 stmdb r8, {sp, lr}^ @ Calling SP, LR
280 str lr, [r8, #0] @ Save calling PC
wdenk384ae022002-11-05 00:17:55 +0000281 mrs r6, spsr
Marek Vasutb9091622011-10-31 14:12:39 +0100282 str r6, [r8, #4] @ Save CPSR
283 str r0, [r8, #8] @ Save OLD_R0
wdenkc6097192002-11-03 00:24:07 +0000284 mov r0, sp
285 .endm
286
287 .macro irq_restore_user_regs
288 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
289 mov r0, r0
290 ldr lr, [sp, #S_PC] @ Get PC
291 add sp, sp, #S_FRAME_SIZE
292 subs pc, lr, #4 @ return & move spsr_svc into cpsr
293 .endm
294
295 .macro get_bad_stack
Marek Vasutb9091622011-10-31 14:12:39 +0100296 ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
wdenkc6097192002-11-03 00:24:07 +0000297
Marek Vasutb9091622011-10-31 14:12:39 +0100298 str lr, [r13] @ save caller lr in position 0 of saved stack
299 mrs lr, spsr @ get the spsr
300 str lr, [r13, #4] @ save spsr in position 1 of saved stack
wdenkc6097192002-11-03 00:24:07 +0000301
302 mov r13, #MODE_SVC @ prepare SVC-Mode
Marek Vasutb9091622011-10-31 14:12:39 +0100303 @ msr spsr_c, r13
304 msr spsr, r13 @ switch modes, make sure moves will execute
305 mov lr, pc @ capture return pc
306 movs pc, lr @ jump to next instruction & switch modes.
307 .endm
308
309 .macro get_bad_stack_swi
310 sub r13, r13, #4 @ space on current stack for scratch reg.
311 str r0, [r13] @ save R0's value.
312 ldr r0, IRQ_STACK_START_IN @ get data regions start
313 str lr, [r0] @ save caller lr in position 0 of saved stack
Tetsuyuki Kobayashib023a952013-04-05 00:12:51 +0000314 mrs lr, spsr @ get the spsr
Marek Vasutb9091622011-10-31 14:12:39 +0100315 str lr, [r0, #4] @ save spsr in position 1 of saved stack
Tetsuyuki Kobayashib023a952013-04-05 00:12:51 +0000316 ldr lr, [r0] @ restore lr
Marek Vasutb9091622011-10-31 14:12:39 +0100317 ldr r0, [r13] @ restore r0
318 add r13, r13, #4 @ pop stack entry
wdenkc6097192002-11-03 00:24:07 +0000319 .endm
320
321 .macro get_irq_stack @ setup IRQ stack
322 ldr sp, IRQ_STACK_START
323 .endm
324
325 .macro get_fiq_stack @ setup FIQ stack
326 ldr sp, FIQ_STACK_START
327 .endm
Marek Vasutb9091622011-10-31 14:12:39 +0100328#endif /* CONFIG_SPL_BUILD */
wdenkc6097192002-11-03 00:24:07 +0000329
Marek Vasutb9091622011-10-31 14:12:39 +0100330/*
331 * exception handlers
332 */
Aneesh V552a3192011-07-13 05:11:07 +0000333#ifdef CONFIG_SPL_BUILD
Marek Vasutc13685c2010-07-06 02:48:35 +0200334 .align 5
335do_hang:
Marek Vasutb9091622011-10-31 14:12:39 +0100336 ldr sp, _TEXT_BASE /* use 32 words about stack */
Marek Vasutc13685c2010-07-06 02:48:35 +0200337 bl hang /* hang and never return */
Marek Vasutb9091622011-10-31 14:12:39 +0100338#else /* !CONFIG_SPL_BUILD */
wdenk384ae022002-11-05 00:17:55 +0000339 .align 5
wdenkc6097192002-11-03 00:24:07 +0000340undefined_instruction:
341 get_bad_stack
342 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000343 bl do_undefined_instruction
wdenkc6097192002-11-03 00:24:07 +0000344
345 .align 5
346software_interrupt:
Marek Vasutb9091622011-10-31 14:12:39 +0100347 get_bad_stack_swi
wdenkc6097192002-11-03 00:24:07 +0000348 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000349 bl do_software_interrupt
wdenkc6097192002-11-03 00:24:07 +0000350
351 .align 5
352prefetch_abort:
353 get_bad_stack
354 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000355 bl do_prefetch_abort
wdenkc6097192002-11-03 00:24:07 +0000356
357 .align 5
358data_abort:
359 get_bad_stack
360 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000361 bl do_data_abort
wdenkc6097192002-11-03 00:24:07 +0000362
363 .align 5
364not_used:
365 get_bad_stack
366 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000367 bl do_not_used
wdenkc6097192002-11-03 00:24:07 +0000368
369#ifdef CONFIG_USE_IRQ
370
371 .align 5
372irq:
373 get_irq_stack
374 irq_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000375 bl do_irq
wdenkc6097192002-11-03 00:24:07 +0000376 irq_restore_user_regs
377
378 .align 5
379fiq:
380 get_fiq_stack
Marek Vasutb9091622011-10-31 14:12:39 +0100381 /* someone ought to write a more effiction fiq_save_user_regs */
382 irq_save_user_regs
383 bl do_fiq
wdenkc6097192002-11-03 00:24:07 +0000384 irq_restore_user_regs
385
Marek Vasutb9091622011-10-31 14:12:39 +0100386#else
wdenkc6097192002-11-03 00:24:07 +0000387
388 .align 5
389irq:
390 get_bad_stack
391 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000392 bl do_irq
wdenkc6097192002-11-03 00:24:07 +0000393
394 .align 5
395fiq:
396 get_bad_stack
397 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000398 bl do_fiq
wdenk384ae022002-11-05 00:17:55 +0000399
Marek Vasutb9091622011-10-31 14:12:39 +0100400#endif
401 .align 5
Aneesh V552a3192011-07-13 05:11:07 +0000402#endif /* CONFIG_SPL_BUILD */
Marek Vasutf1ac7842011-11-05 19:26:47 +0100403
404
405/*
406 * Enable MMU to use DCache as DRAM.
407 *
408 * This is useful on PXA25x and PXA26x in early bootstages, where there is no
409 * other possible memory available to hold stack.
410 */
Marek Vasut85cc88a2011-11-26 07:20:07 +0100411#ifdef CONFIG_CPU_PXA25X
Marek Vasutf1ac7842011-11-05 19:26:47 +0100412.macro CPWAIT reg
413 mrc p15, 0, \reg, c2, c0, 0
414 mov \reg, \reg
415 sub pc, pc, #4
416.endm
417lock_cache_for_stack:
418 /* Domain access -- enable for all CPs */
419 ldr r0, =0x0000ffff
420 mcr p15, 0, r0, c3, c0, 0
421
422 /* Point TTBR to MMU table */
423 ldr r0, =mmutable
424 mcr p15, 0, r0, c2, c0, 0
425
426 /* Kick in MMU, ICache, DCache, BTB */
427 mrc p15, 0, r0, c1, c0, 0
428 bic r0, #0x1b00
429 bic r0, #0x0087
430 orr r0, #0x1800
431 orr r0, #0x0005
432 mcr p15, 0, r0, c1, c0, 0
433 CPWAIT r0
434
435 /* Unlock Icache, Dcache */
436 mcr p15, 0, r0, c9, c1, 1
437 mcr p15, 0, r0, c9, c2, 1
438
439 /* Flush Icache, Dcache, BTB */
440 mcr p15, 0, r0, c7, c7, 0
441
442 /* Unlock I-TLB, D-TLB */
443 mcr p15, 0, r0, c10, c4, 1
444 mcr p15, 0, r0, c10, c8, 1
445
446 /* Flush TLB */
447 mcr p15, 0, r0, c8, c7, 0
448
449 /* Allocate 4096 bytes of Dcache as RAM */
450
451 /* Drain pending loads and stores */
452 mcr p15, 0, r0, c7, c10, 4
453
454 mov r4, #0x00
455 mov r5, #0x00
456 mov r2, #0x01
457 mcr p15, 0, r0, c9, c2, 0
458 CPWAIT r0
459
460 /* 128 lines reserved (128 x 32bytes = 4096 bytes total) */
461 mov r0, #128
462 ldr r1, =0xfffff000
463
464alloc:
465 mcr p15, 0, r1, c7, c2, 5
466 /* Drain pending loads and stores */
467 mcr p15, 0, r0, c7, c10, 4
468 strd r4, [r1], #8
469 strd r4, [r1], #8
470 strd r4, [r1], #8
471 strd r4, [r1], #8
472 subs r0, #0x01
473 bne alloc
474 /* Drain pending loads and stores */
475 mcr p15, 0, r0, c7, c10, 4
476 mov r2, #0x00
477 mcr p15, 0, r2, c9, c2, 0
478 CPWAIT r0
479
480 mov pc, lr
481
482.section .mmutable, "a"
483mmutable:
484 .align 14
485 /* 0x00000000 - 0xffe00000 : 1:1, uncached mapping */
486 .set __base, 0
487 .rept 0xfff
488 .word (__base << 20) | 0xc12
489 .set __base, __base + 1
490 .endr
491
492 /* 0xfff00000 : 1:1, cached mapping */
493 .word (0xfff << 20) | 0x1c1e
Marek Vasut85cc88a2011-11-26 07:20:07 +0100494#endif /* CONFIG_CPU_PXA25X */