blob: 04e52f22f8e6478605e4d07c15efe035fdfae305 [file] [log] [blame]
TsiChungLiew99b037a2008-01-14 17:43:33 -06001/*
2 * Configuation settings for the Freescale MCF52277 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew99b037a2008-01-14 17:43:33 -06008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M52277EVB_H
15#define _M52277EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew99b037a2008-01-14 17:43:33 -060021#define CONFIG_M52277EVB /* M52277EVB board */
22
TsiChungLiew99b037a2008-01-14 17:43:33 -060023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew39966e32008-10-21 15:37:02 +000025#define CONFIG_BAUDRATE 115200
TsiChungLiew99b037a2008-01-14 17:43:33 -060026
27#undef CONFIG_WATCHDOG
28
29#define CONFIG_TIMESTAMP /* Print image info with timestamp */
30
31/*
32 * BOOTP options
33 */
34#define CONFIG_BOOTP_BOOTFILESIZE
35#define CONFIG_BOOTP_BOOTPATH
36#define CONFIG_BOOTP_GATEWAY
37#define CONFIG_BOOTP_HOSTNAME
38
39/* Command line configuration */
40#include <config_cmd_default.h>
41
42#define CONFIG_CMD_CACHE
43#define CONFIG_CMD_DATE
44#define CONFIG_CMD_ELF
45#define CONFIG_CMD_FLASH
46#define CONFIG_CMD_I2C
47#define CONFIG_CMD_JFFS2
48#define CONFIG_CMD_LOADB
49#define CONFIG_CMD_LOADS
50#define CONFIG_CMD_MEMORY
51#define CONFIG_CMD_MISC
Jason Jin47e71002011-08-19 10:09:57 +080052#undef CONFIG_CMD_NFS
TsiChungLiew99b037a2008-01-14 17:43:33 -060053#define CONFIG_CMD_REGINFO
54#undef CONFIG_CMD_USB
55#undef CONFIG_CMD_BMP
TsiChung Liew39966e32008-10-21 15:37:02 +000056#define CONFIG_CMD_SPI
57#define CONFIG_CMD_SF
TsiChungLiew99b037a2008-01-14 17:43:33 -060058
TsiChung Liew39966e32008-10-21 15:37:02 +000059#define CONFIG_HOSTNAME M52277EVB
60#define CONFIG_SYS_UBOOT_END 0x3FFFF
61#define CONFIG_SYS_LOAD_ADDR2 0x40010007
62#ifdef CONFIG_SYS_STMICRO_BOOT
63/* ST Micro serial flash */
TsiChungLiew99b037a2008-01-14 17:43:33 -060064#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +020065 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000066 "loadaddr=0x40010000\0" \
67 "uboot=u-boot.bin\0" \
68 "load=loadb ${loadaddr} ${baudrate};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020069 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060070 "upd=run load; run prog\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000071 "prog=sf probe 0:2 10000 1;" \
72 "sf erase 0 30000;" \
73 "sf write ${loadaddr} 0 30000;" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060074 "save\0" \
75 ""
TsiChung Liew39966e32008-10-21 15:37:02 +000076#endif
77#ifdef CONFIG_SYS_SPANSION_BOOT
78#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +020079 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000080 "loadaddr=0x40010000\0" \
81 "uboot=u-boot.bin\0" \
82 "load=loadb ${loadaddr} ${baudrate}\0" \
83 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020084 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
85 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
86 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
87 __stringify(CONFIG_SYS_UBOOT_END) ";" \
88 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew39966e32008-10-21 15:37:02 +000089 " ${filesize}; save\0" \
90 "updsbf=run loadsbf; run progsbf\0" \
91 "loadsbf=loadb ${loadaddr} ${baudrate};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020092 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000093 "progsbf=sf probe 0:2 10000 1;" \
94 "sf erase 0 30000;" \
95 "sf write ${loadaddr} 0 30000;" \
96 ""
97#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -060098
TsiChung Liew39966e32008-10-21 15:37:02 +000099#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600100/* LCD */
101#ifdef CONFIG_CMD_BMP
102#define CONFIG_LCD
103#define CONFIG_SPLASH_SCREEN
104#define CONFIG_LCD_LOGO
105#define CONFIG_SHARP_LQ035Q7DH06
106#endif
107
108/* USB */
109#ifdef CONFIG_CMD_USB
110#define CONFIG_USB_EHCI
111#define CONFIG_USB_STORAGE
112#define CONFIG_DOS_PARTITION
113#define CONFIG_MAC_PARTITION
114#define CONFIG_ISO_PARTITION
TsiChung Liew39966e32008-10-21 15:37:02 +0000115#define CONFIG_SYS_USB_EHCI_REGS_BASE 0xFC0B0000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_USB_EHCI_CPU_INIT
TsiChungLiew99b037a2008-01-14 17:43:33 -0600117#endif
118
119/* Realtime clock */
120#define CONFIG_MCFRTC
121#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600123
124/* Timer */
125#define CONFIG_MCFTMR
126#undef CONFIG_MCFPIT
127
128/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +0200129#define CONFIG_SYS_I2C
130#define CONFIG_SYS_I2C_FSL
131#define CONFIG_SYS_FSL_I2C_SPEED 80000
132#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
133#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liew39966e32008-10-21 15:37:02 +0000134#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
135
136/* DSPI and Serial Flash */
TsiChung Liewa424ba22009-06-30 14:18:29 +0000137#define CONFIG_CF_SPI
TsiChung Liew39966e32008-10-21 15:37:02 +0000138#define CONFIG_CF_DSPI
139#define CONFIG_HARD_SPI
TsiChung Liew39966e32008-10-21 15:37:02 +0000140#define CONFIG_SYS_SBFHDR_SIZE 0x7
141#ifdef CONFIG_CMD_SPI
142# define CONFIG_SYS_DSPI_CS2
143# define CONFIG_SPI_FLASH
144# define CONFIG_SPI_FLASH_STMICRO
145
TsiChung Liewa424ba22009-06-30 14:18:29 +0000146# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
147 DSPI_CTAR_PCSSCK_1CLK | \
148 DSPI_CTAR_PASC(0) | \
149 DSPI_CTAR_PDT(0) | \
150 DSPI_CTAR_CSSCK(0) | \
151 DSPI_CTAR_ASC(0) | \
152 DSPI_CTAR_DT(1))
TsiChung Liew39966e32008-10-21 15:37:02 +0000153#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600154
155/* Input, PCI, Flexbus, and VCO */
156#define CONFIG_EXTRA_CLOCK
157
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_INPUT_CLKSRC 16000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600159
TsiChung Liew39966e32008-10-21 15:37:02 +0000160#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600161
TsiChung Liew39966e32008-10-21 15:37:02 +0000162#define CONFIG_SYS_PROMPT "-> "
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600164
165#if defined(CONFIG_CMD_KGDB)
TsiChung Liew39966e32008-10-21 15:37:02 +0000166#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600167#else
TsiChung Liew39966e32008-10-21 15:37:02 +0000168#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600169#endif
TsiChung Liew39966e32008-10-21 15:37:02 +0000170#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
171#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
172#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600173
TsiChung Liew39966e32008-10-21 15:37:02 +0000174#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600175
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600177
178/*
179 * Low Level Configuration Settings
180 * (address mappings, register initial values, etc.)
181 * You should know what you are doing if you make changes here.
182 */
183
TsiChung Liew39966e32008-10-21 15:37:02 +0000184/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600185 * Definitions for initial stack pointer and data area (in DPRAM)
186 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200188#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
TsiChung Liew39966e32008-10-21 15:37:02 +0000189#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200190#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
TsiChung Liew39966e32008-10-21 15:37:02 +0000191#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200192#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600193
TsiChung Liew39966e32008-10-21 15:37:02 +0000194/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600195 * Start addresses for the final memory configuration
196 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew99b037a2008-01-14 17:43:33 -0600198 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_SDRAM_BASE 0x40000000
200#define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
201#define CONFIG_SYS_SDRAM_CFG1 0x43711630
202#define CONFIG_SYS_SDRAM_CFG2 0x56670000
203#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
204#define CONFIG_SYS_SDRAM_EMOD 0x81810000
205#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
TsiChung Liew39966e32008-10-21 15:37:02 +0000206#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x00
TsiChungLiew99b037a2008-01-14 17:43:33 -0600207
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
209#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600210
TsiChung Liew39966e32008-10-21 15:37:02 +0000211#ifdef CONFIG_CF_SBF
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200212# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew39966e32008-10-21 15:37:02 +0000213#else
214# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
215#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
217#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
218#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600219
220/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000222#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600223
TsiChung Liew39966e32008-10-21 15:37:02 +0000224/*
225 * Configuration for environment
Jason Jin319ac6d2011-10-27 15:44:52 +0800226 * Environment is not embedded in u-boot. First time runing may have env
227 * crc error warning if there is no correct environment on the flash.
TsiChungLiew99b037a2008-01-14 17:43:33 -0600228 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000229#ifdef CONFIG_CF_SBF
230# define CONFIG_ENV_IS_IN_SPI_FLASH
231# define CONFIG_ENV_SPI_CS 2
232#else
233# define CONFIG_ENV_IS_IN_FLASH 1
234#endif
235#define CONFIG_ENV_OVERWRITE 1
TsiChungLiew99b037a2008-01-14 17:43:33 -0600236
237/*-----------------------------------------------------------------------
238 * FLASH organization
239 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000240#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewa424ba22009-06-30 14:18:29 +0000241# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800242# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew39966e32008-10-21 15:37:02 +0000243# define CONFIG_ENV_OFFSET 0x30000
244# define CONFIG_ENV_SIZE 0x1000
245# define CONFIG_ENV_SECT_SIZE 0x10000
246#endif
247#ifdef CONFIG_SYS_SPANSION_BOOT
248# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
249# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800250# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liew39966e32008-10-21 15:37:02 +0000251# define CONFIG_ENV_SIZE 0x1000
252# define CONFIG_ENV_SECT_SIZE 0x8000
253#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600254
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_FLASH_CFI
256#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200257# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb7d482b2009-06-11 12:50:05 +0000258# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
259# define CONFIG_FLASH_SPANSION_S29WS_N 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
261# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
262# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
263# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
264# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
265# define CONFIG_SYS_FLASH_CHECKSUM
TsiChung Liew39966e32008-10-21 15:37:02 +0000266# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChungLiew99b037a2008-01-14 17:43:33 -0600267#endif
268
angelo@sysam.it6312a952015-03-29 22:54:16 +0200269#define LDS_BOARD_TEXT \
270 arch/m68k/cpu/mcf5227x/built-in.o (.text*) \
271 arch/m68k/lib/built-in.o (.text*)
272
TsiChungLiew99b037a2008-01-14 17:43:33 -0600273/*
274 * This is setting for JFFS2 support in u-boot.
275 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
276 */
277#ifdef CONFIG_CMD_JFFS2
278# define CONFIG_JFFS2_DEV "nor0"
279# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x40000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x40000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600281#endif
282
283/*-----------------------------------------------------------------------
284 * Cache Configuration
285 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000286#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew99b037a2008-01-14 17:43:33 -0600287
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600288#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200289 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600290#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200291 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600292#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
293#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
294 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
295 CF_ACR_EN | CF_ACR_SM_ALL)
296#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
297 CF_CACR_DISD | CF_CACR_INVI | \
298 CF_CACR_CEIB | CF_CACR_DCM | \
299 CF_CACR_EUSP)
300
TsiChungLiew99b037a2008-01-14 17:43:33 -0600301/*-----------------------------------------------------------------------
302 * Memory bank definitions
303 */
304/*
305 * CS0 - NOR Flash
306 * CS1 - Available
307 * CS2 - Available
308 * CS3 - Available
309 * CS4 - Available
310 * CS5 - Available
311 */
312
TsiChung Liew39966e32008-10-21 15:37:02 +0000313#ifdef CONFIG_CF_SBF
314#define CONFIG_SYS_CS0_BASE 0x04000000
315#define CONFIG_SYS_CS0_MASK 0x00FF0001
316#define CONFIG_SYS_CS0_CTRL 0x00001FA0
317#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200318#define CONFIG_SYS_CS0_BASE 0x00000000
319#define CONFIG_SYS_CS0_MASK 0x00FF0001
320#define CONFIG_SYS_CS0_CTRL 0x00001FA0
TsiChung Liew39966e32008-10-21 15:37:02 +0000321#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600322
323#endif /* _M52277EVB_H */