blob: 672bdadbf6c01c9c1d9e1848f8605f2b6f4cf8d9 [file] [log] [blame]
Icenowy Zheng13d71702022-08-25 16:11:18 +08001/* SPDX-License-Identifier: (GPL-2.0 OR MIT) */
Green Wan06a3e402021-05-27 06:52:11 -07002/*
Icenowy Zheng13d71702022-08-25 16:11:18 +08003 * Copyright (C) 2019 SiFive, Inc.
Green Wan06a3e402021-05-27 06:52:11 -07004 * Wesley Terpstra
5 * Paul Walmsley
6 * Zong Li
Green Wan06a3e402021-05-27 06:52:11 -07007 */
8
9#ifndef __DT_BINDINGS_CLOCK_SIFIVE_FU740_PRCI_H
10#define __DT_BINDINGS_CLOCK_SIFIVE_FU740_PRCI_H
11
12/* Clock indexes for use by Device Tree data and the PRCI driver */
13
Icenowy Zheng13d71702022-08-25 16:11:18 +080014#define FU740_PRCI_CLK_COREPLL 0
15#define FU740_PRCI_CLK_DDRPLL 1
16#define FU740_PRCI_CLK_GEMGXLPLL 2
17#define FU740_PRCI_CLK_DVFSCOREPLL 3
18#define FU740_PRCI_CLK_HFPCLKPLL 4
19#define FU740_PRCI_CLK_CLTXPLL 5
20#define FU740_PRCI_CLK_TLCLK 6
21#define FU740_PRCI_CLK_PCLK 7
22#define FU740_PRCI_CLK_PCIE_AUX 8
Green Wan06a3e402021-05-27 06:52:11 -070023
Icenowy Zheng13d71702022-08-25 16:11:18 +080024#endif /* __DT_BINDINGS_CLOCK_SIFIVE_FU740_PRCI_H */