blob: 7fd1ad14b5455f417dfc8624974a6e70988a6382 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kumar Galae1c09492010-07-15 16:49:03 -05002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Biwen Li0acacea2020-05-01 20:03:59 +08004 * Copyright 2020 NXP
Kumar Galae1c09492010-07-15 16:49:03 -05005 */
6
7/*
8 * Corenet DS style board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Kumar Galae1c09492010-07-15 16:49:03 -050015#include "../board/freescale/common/ics307_clk.h"
16
Shaohui Xie25a2b392011-03-16 10:10:32 +080017#ifdef CONFIG_RAMBOOT_PBL
Udit Agarwald2dd2f72019-11-07 16:11:39 +000018#ifdef CONFIG_NXP_ESBC
Shaohui Xie25a2b392011-03-16 10:10:32 +080019#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
20#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Miquel Raynald0935362019-10-03 19:50:03 +020021#ifdef CONFIG_MTD_RAW_NAND
Aneesh Bansale0f50152015-06-16 10:36:00 +053022#define CONFIG_RAMBOOT_NAND
23#endif
Aneesh Bansalb69061d2015-06-16 10:36:43 +053024#define CONFIG_BOOTSCRIPT_COPY_RAM
Aneesh Bansale0f50152015-06-16 10:36:00 +053025#else
26#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
27#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shaohui Xie25a2b392011-03-16 10:10:32 +080028#endif
Aneesh Bansale0f50152015-06-16 10:36:00 +053029#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080030
Liu Gangb4611ee2012-08-09 05:10:03 +000031#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000032/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000033#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
34#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
35 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000036#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gang1e084582012-03-08 00:33:18 +000037#endif
38
Kumar Galae1c09492010-07-15 16:49:03 -050039/* High Level Configuration Options */
Kumar Galae1c09492010-07-15 16:49:03 -050040#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Kumar Galae1c09492010-07-15 16:49:03 -050041
Kumar Galae727a362011-01-12 02:48:53 -060042#ifndef CONFIG_RESET_VECTOR_ADDRESS
43#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
44#endif
45
Kumar Galae1c09492010-07-15 16:49:03 -050046#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080047#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040048#define CONFIG_PCIE1 /* PCIE controller 1 */
49#define CONFIG_PCIE2 /* PCIE controller 2 */
Kumar Galae1c09492010-07-15 16:49:03 -050050#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Kumar Galae1c09492010-07-15 16:49:03 -050051
Shaohui Xiec6083892011-05-12 18:46:40 +080052#if defined(CONFIG_SPIFLASH)
Shaohui Xiec6083892011-05-12 18:46:40 +080053#elif defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +000054#define CONFIG_FSL_FIXED_MMC_LOCATION
Kumar Galae1c09492010-07-15 16:49:03 -050055#endif
56
57#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
Kumar Galae1c09492010-07-15 16:49:03 -050058
59/*
60 * These can be toggled for performance analysis, otherwise use default.
61 */
62#define CONFIG_SYS_CACHE_STASHING
63#define CONFIG_BACKSIDE_L2_CACHE
64#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
65#define CONFIG_BTB /* toggle branch predition */
Kumar Galae1c09492010-07-15 16:49:03 -050066#ifdef CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -050067#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
68#endif
69
70#define CONFIG_ENABLE_36BIT_PHYS
71
York Sun18acc8b2010-09-28 15:20:36 -070072#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -050073
74/*
Shaohui Xie25a2b392011-03-16 10:10:32 +080075 * Config the L3 Cache as L3 SRAM
76 */
77#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
78#ifdef CONFIG_PHYS_64BIT
79#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
80#else
81#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
82#endif
83#define CONFIG_SYS_L3_SIZE (1024 << 10)
84#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
85
Kumar Galae1c09492010-07-15 16:49:03 -050086#ifdef CONFIG_PHYS_64BIT
87#define CONFIG_SYS_DCSRBAR 0xf0000000
88#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
89#endif
90
91/* EEPROM */
Kumar Galae1c09492010-07-15 16:49:03 -050092#define CONFIG_SYS_I2C_EEPROM_NXID
93#define CONFIG_SYS_EEPROM_BUS_NUM 0
Kumar Galae1c09492010-07-15 16:49:03 -050094
95/*
96 * DDR Setup
97 */
98#define CONFIG_VERY_BIG_RAM
99#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
100#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
101
102#define CONFIG_DIMM_SLOTS_PER_CTLR 1
york0b2bb6d2010-07-02 22:25:59 +0000103#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
Kumar Galae1c09492010-07-15 16:49:03 -0500104
Kumar Galae1c09492010-07-15 16:49:03 -0500105#define CONFIG_SYS_SPD_BUS_NUM 1
106#define SPD_EEPROM_ADDRESS1 0x51
107#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +0000108#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -0700109#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -0500110
111/*
112 * Local Bus Definitions
113 */
114
115/* Set the local bus clock 1/8 of platform clock */
116#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
117
118#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
119#ifdef CONFIG_PHYS_64BIT
120#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
121#else
122#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
123#endif
124
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800125#define CONFIG_SYS_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000126 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800127 | BR_PS_16 | BR_V)
128#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
Kumar Galae1c09492010-07-15 16:49:03 -0500129 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
130
131#define CONFIG_SYS_BR1_PRELIM \
132 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
133#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
134
Kumar Galae1c09492010-07-15 16:49:03 -0500135#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
136#ifdef CONFIG_PHYS_64BIT
137#define PIXIS_BASE_PHYS 0xfffdf0000ull
138#else
139#define PIXIS_BASE_PHYS PIXIS_BASE
140#endif
141
142#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
143#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
144
145#define PIXIS_LBMAP_SWITCH 7
146#define PIXIS_LBMAP_MASK 0xf0
147#define PIXIS_LBMAP_SHIFT 4
148#define PIXIS_LBMAP_ALTBANK 0x40
149
150#define CONFIG_SYS_FLASH_QUIET_TEST
Wolfgang Denk62fb2b42021-09-27 17:42:39 +0200151#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Kumar Galae1c09492010-07-15 16:49:03 -0500152
153#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
154#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
155#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
156#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
157
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200158#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kumar Galae1c09492010-07-15 16:49:03 -0500159
Shaohui Xie25a2b392011-03-16 10:10:32 +0800160#if defined(CONFIG_RAMBOOT_PBL)
161#define CONFIG_SYS_RAMBOOT
162#endif
163
Kumar Galae38209e2011-02-09 02:00:08 +0000164/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000165#ifdef CONFIG_NAND_FSL_ELBC
166#define CONFIG_SYS_NAND_BASE 0xffa00000
167#ifdef CONFIG_PHYS_64BIT
168#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
169#else
170#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
171#endif
172
173#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
174#define CONFIG_SYS_MAX_NAND_DEVICE 1
Kumar Galae38209e2011-02-09 02:00:08 +0000175
176/* NAND flash config */
177#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
178 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
179 | BR_PS_8 /* Port Size = 8 bit */ \
180 | BR_MS_FCM /* MSEL = FCM */ \
181 | BR_V) /* valid */
182#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
183 | OR_FCM_PGS /* Large Page*/ \
184 | OR_FCM_CSCT \
185 | OR_FCM_CST \
186 | OR_FCM_CHT \
187 | OR_FCM_SCY_1 \
188 | OR_FCM_TRLX \
189 | OR_FCM_EHTR)
190
Miquel Raynald0935362019-10-03 19:50:03 +0200191#ifdef CONFIG_MTD_RAW_NAND
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800192#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
193#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
194#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
195#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
196#else
197#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
198#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
199#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
200#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
201#endif
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800202#else
203#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
204#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
Kumar Galad0af3b92011-08-31 09:50:13 -0500205#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000206
Kumar Galae1c09492010-07-15 16:49:03 -0500207#define CONFIG_SYS_FLASH_EMPTY_INFO
208#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
209#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
210
Kumar Galae1c09492010-07-15 16:49:03 -0500211#define CONFIG_HWCONFIG
212
213/* define to use L1 as initial stack */
214#define CONFIG_L1_INIT_RAM
215#define CONFIG_SYS_INIT_RAM_LOCK
216#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
217#ifdef CONFIG_PHYS_64BIT
218#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
219#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
220/* The assembler doesn't like typecast */
221#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
222 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
223 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
224#else
225#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
226#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
227#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
228#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200229#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500230
Wolfgang Denk0191e472010-10-26 14:34:52 +0200231#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500232#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
233
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530234#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Kumar Galae1c09492010-07-15 16:49:03 -0500235
236/* Serial Port - controlled on board with jumper J8
237 * open - index 2
238 * shorted - index 1
239 */
Kumar Galae1c09492010-07-15 16:49:03 -0500240#define CONFIG_SYS_NS16550_SERIAL
241#define CONFIG_SYS_NS16550_REG_SIZE 1
242#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
243
244#define CONFIG_SYS_BAUDRATE_TABLE \
245 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
246
247#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
248#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
249#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
250#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
251
Kumar Galae1c09492010-07-15 16:49:03 -0500252/* I2C */
Kumar Galae1c09492010-07-15 16:49:03 -0500253
254/*
255 * RapidIO
256 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600257#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500258#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600259#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500260#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600261#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500262#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600263#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500264
Kumar Gala8975d7a2010-12-30 12:09:53 -0600265#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500266#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600267#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500268#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600269#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500270#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600271#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500272
273/*
Liu Gang4cc85322012-03-08 00:33:17 +0000274 * for slave u-boot IMAGE instored in master memory space,
275 * PHYS must be aligned based on the SIZE
276 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800277#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
278#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
279#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
280#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000281/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000282 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000283 * PHYS must be aligned based on the SIZE
284 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800285#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000286#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
287#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000288
Liu Gangf420aa92012-03-08 00:33:21 +0000289/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000290#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
291#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000292
293/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000294 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000295 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000296#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
297#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
298#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
299 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000300#endif
301
302/*
Shaohui Xie58649792011-05-12 18:46:14 +0800303 * eSPI - Enhanced SPI
304 */
Shaohui Xie58649792011-05-12 18:46:14 +0800305
306/*
Kumar Galae1c09492010-07-15 16:49:03 -0500307 * General PCI
308 * Memory space is mapped 1-1, but I/O space must start from 0.
309 */
310
311/* controller 1, direct to uli, tgtid 3, Base address 20000 */
312#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Kumar Galae1c09492010-07-15 16:49:03 -0500313#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500314#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Kumar Galae1c09492010-07-15 16:49:03 -0500315#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500316
317/* controller 2, Slot 2, tgtid 2, Base address 201000 */
318#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500319#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500320#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Kumar Galae1c09492010-07-15 16:49:03 -0500321#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500322
323/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000324#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500325#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500326#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Kumar Galae1c09492010-07-15 16:49:03 -0500327#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500328
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500329/* controller 4, Base address 203000 */
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500330#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500331#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500332
Kumar Galae1c09492010-07-15 16:49:03 -0500333/* Qman/Bman */
334#define CONFIG_SYS_BMAN_NUM_PORTALS 10
335#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
336#ifdef CONFIG_PHYS_64BIT
337#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
338#else
339#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
340#endif
341#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500342#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
343#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
344#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
345#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
346#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
347 CONFIG_SYS_BMAN_CENA_SIZE)
348#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
349#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500350#define CONFIG_SYS_QMAN_NUM_PORTALS 10
351#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
352#ifdef CONFIG_PHYS_64BIT
353#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
354#else
355#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
356#endif
357#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500358#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
359#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
360#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
361#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
362#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
363 CONFIG_SYS_QMAN_CENA_SIZE)
364#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
365#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500366
367#define CONFIG_SYS_DPAA_FMAN
368#define CONFIG_SYS_DPAA_PME
369/* Default address of microcode for the Linux Fman driver */
Timur Tabibb763662011-05-03 13:35:11 -0500370#if defined(CONFIG_SPIFLASH)
371/*
372 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
373 * env, so we got 0x110000.
374 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800375#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Timur Tabibb763662011-05-03 13:35:11 -0500376#elif defined(CONFIG_SDCARD)
377/*
378 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530379 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
380 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Timur Tabibb763662011-05-03 13:35:11 -0500381 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800382#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Miquel Raynald0935362019-10-03 19:50:03 +0200383#elif defined(CONFIG_MTD_RAW_NAND)
Tom Rinifae1dab2021-09-22 14:50:29 -0400384#define CONFIG_SYS_FMAN_FW_ADDR (8 * (128 * 1024))
Liu Gangb4611ee2012-08-09 05:10:03 +0000385#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang1e084582012-03-08 00:33:18 +0000386/*
387 * Slave has no ucode locally, it can fetch this from remote. When implementing
388 * in two corenet boards, slave's ucode could be stored in master's memory
389 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gangb4611ee2012-08-09 05:10:03 +0000390 * slave SRIO or PCIE outbound window->master inbound window->
391 * master LAW->the ucode address in master's memory space.
Liu Gang1e084582012-03-08 00:33:18 +0000392 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800393#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Kumar Galae1c09492010-07-15 16:49:03 -0500394#else
Zhao Qiang83a90842014-03-21 16:21:44 +0800395#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Kumar Galae1c09492010-07-15 16:49:03 -0500396#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -0600397#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
398#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Kumar Galae1c09492010-07-15 16:49:03 -0500399
Kumar Galae1c09492010-07-15 16:49:03 -0500400#ifdef CONFIG_PCI
Kumar Galae1c09492010-07-15 16:49:03 -0500401#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Kumar Galae1c09492010-07-15 16:49:03 -0500402#endif /* CONFIG_PCI */
403
404/* SATA */
405#ifdef CONFIG_FSL_SATA_V2
Kumar Galae1c09492010-07-15 16:49:03 -0500406#define CONFIG_SYS_SATA_MAX_DEVICE 2
407#define CONFIG_SATA1
408#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
409#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
410#define CONFIG_SATA2
411#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
412#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
413
414#define CONFIG_LBA48
Kumar Galae1c09492010-07-15 16:49:03 -0500415#endif
416
417#ifdef CONFIG_FMAN_ENET
418#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
419#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
420#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
421#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
422#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
423
Kumar Galae1c09492010-07-15 16:49:03 -0500424#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
425#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
426#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
427#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
428#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500429
430#define CONFIG_SYS_TBIPA_VALUE 8
Kumar Galae1c09492010-07-15 16:49:03 -0500431#define CONFIG_ETHPRIME "FM1@DTSEC1"
Kumar Galae1c09492010-07-15 16:49:03 -0500432#endif
433
434/*
435 * Environment
436 */
Kumar Galae1c09492010-07-15 16:49:03 -0500437#define CONFIG_LOADS_ECHO /* echo on for serial download */
438#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
439
440/*
Kumar Galae1c09492010-07-15 16:49:03 -0500441* USB
442*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000443#define CONFIG_HAS_FSL_DR_USB
444#define CONFIG_HAS_FSL_MPH_USB
445
446#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Kumar Galae1c09492010-07-15 16:49:03 -0500447#define CONFIG_USB_EHCI_FSL
448#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d339632012-04-18 19:39:53 +0000449#endif
Kumar Galae1c09492010-07-15 16:49:03 -0500450
Kumar Galae1c09492010-07-15 16:49:03 -0500451#ifdef CONFIG_MMC
Kumar Galae1c09492010-07-15 16:49:03 -0500452#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
453#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Kumar Galae1c09492010-07-15 16:49:03 -0500454#endif
455
456/*
457 * Miscellaneous configurable options
458 */
Kumar Galae1c09492010-07-15 16:49:03 -0500459
460/*
461 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500462 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500463 * the maximum mapped by the Linux kernel during initialization.
464 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500465#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
466#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galae1c09492010-07-15 16:49:03 -0500467
Kumar Galae1c09492010-07-15 16:49:03 -0500468/*
469 * Environment Configuration
470 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000471#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000472#define CONFIG_BOOTFILE "uImage"
Kumar Galae1c09492010-07-15 16:49:03 -0500473#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
474
York Sund1bb6022016-11-18 11:26:09 -0800475#ifdef CONFIG_TARGET_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000476#define __USB_PHY_TYPE ulpi
477#else
478#define __USB_PHY_TYPE utmi
479#endif
480
Kumar Galae1c09492010-07-15 16:49:03 -0500481#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500482 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000483 "bank_intlv=cs0_cs1;" \
ramneek mehresh1b57b002013-09-10 17:37:45 +0530484 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
485 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500486 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200487 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
488 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500489 "tftpflash=tftpboot $loadaddr $uboot && " \
490 "protect off $ubootaddr +$filesize && " \
491 "erase $ubootaddr +$filesize && " \
492 "cp.b $loadaddr $ubootaddr $filesize && " \
493 "protect on $ubootaddr +$filesize && " \
494 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500495 "consoledev=ttyS0\0" \
496 "ramdiskaddr=2000000\0" \
497 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500498 "fdtaddr=1e00000\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500499 "fdtfile=p4080ds/p4080ds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500500 "bdev=sda3\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500501
Tom Rini9aed2af2021-08-19 14:29:00 -0400502#define HDBOOT \
Kumar Galae1c09492010-07-15 16:49:03 -0500503 "setenv bootargs root=/dev/$bdev rw " \
504 "console=$consoledev,$baudrate $othbootargs;" \
505 "tftp $loadaddr $bootfile;" \
506 "tftp $fdtaddr $fdtfile;" \
507 "bootm $loadaddr - $fdtaddr"
508
Tom Rini9aed2af2021-08-19 14:29:00 -0400509#define NFSBOOTCOMMAND \
Kumar Galae1c09492010-07-15 16:49:03 -0500510 "setenv bootargs root=/dev/nfs rw " \
511 "nfsroot=$serverip:$rootpath " \
512 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
513 "console=$consoledev,$baudrate $othbootargs;" \
514 "tftp $loadaddr $bootfile;" \
515 "tftp $fdtaddr $fdtfile;" \
516 "bootm $loadaddr - $fdtaddr"
517
Tom Rini9aed2af2021-08-19 14:29:00 -0400518#define RAMBOOTCOMMAND \
Kumar Galae1c09492010-07-15 16:49:03 -0500519 "setenv bootargs root=/dev/ram rw " \
520 "console=$consoledev,$baudrate $othbootargs;" \
521 "tftp $ramdiskaddr $ramdiskfile;" \
522 "tftp $loadaddr $bootfile;" \
523 "tftp $fdtaddr $fdtfile;" \
524 "bootm $loadaddr $ramdiskaddr $fdtaddr"
525
Tom Rini9aed2af2021-08-19 14:29:00 -0400526#define CONFIG_BOOTCOMMAND HDBOOT
Kumar Galae1c09492010-07-15 16:49:03 -0500527
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000528#include <asm/fsl_secure_boot.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000529
Kumar Galae1c09492010-07-15 16:49:03 -0500530#endif /* __CONFIG_H */