blob: dc61f48f52e0cfd0927d3475b29b28dd13d7bc5c [file] [log] [blame]
Stelian Pop78379932008-03-26 18:52:33 +01001/*
Stelian Popd57846e2008-05-08 22:52:10 +02002 * [origin: Linux kernel include/asm-arm/arch-at91/at91sam9260_matrix.h]
3 *
4 * Copyright (C) 2007 Atmel Corporation.
Stelian Pop78379932008-03-26 18:52:33 +01005 *
6 * Memory Controllers (MATRIX, EBI) - System peripherals registers.
7 * Based on AT91SAM9260 datasheet revision B.
8 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Stelian Pop78379932008-03-26 18:52:33 +010010 */
11
12#ifndef AT91SAM9260_MATRIX_H
13#define AT91SAM9260_MATRIX_H
14
Reinhard Meyer7d6287c2010-11-07 12:38:43 +010015#ifndef __ASSEMBLY__
Stelian Pop78379932008-03-26 18:52:33 +010016
Reinhard Meyer7d6287c2010-11-07 12:38:43 +010017/*
18 * This struct defines access to the matrix' maximum of
19 * 16 masters and 16 slaves.
20 * However, on the AT91SAM9260/9G20/9XE there exist only
21 * 6 Masters and 5 Slaves!
22 */
23struct at91_matrix {
24 u32 mcfg[16]; /* Master Configuration Registers */
25 u32 scfg[16]; /* Slave Configuration Registers */
26 u32 pras[16][2]; /* Priority Assignment Slave Registers */
27 u32 mrcr; /* Master Remap Control Register */
28 u32 filler[0x06];
29 u32 ebicsa; /* EBI Chip Select Assignment Register */
30};
Stelian Pop78379932008-03-26 18:52:33 +010031
Reinhard Meyer7d6287c2010-11-07 12:38:43 +010032#endif /* __ASSEMBLY__ */
Stelian Pop78379932008-03-26 18:52:33 +010033
Reinhard Meyer7d6287c2010-11-07 12:38:43 +010034#define AT91_MATRIX_ULBT_INFINITE (0 << 0)
35#define AT91_MATRIX_ULBT_SINGLE (1 << 0)
36#define AT91_MATRIX_ULBT_FOUR (2 << 0)
37#define AT91_MATRIX_ULBT_EIGHT (3 << 0)
38#define AT91_MATRIX_ULBT_SIXTEEN (4 << 0)
39
40#define AT91_MATRIX_DEFMSTR_TYPE_NONE (0 << 16)
41#define AT91_MATRIX_DEFMSTR_TYPE_LAST (1 << 16)
42#define AT91_MATRIX_DEFMSTR_TYPE_FIXED (2 << 16)
43#define AT91_MATRIX_FIXED_DEFMSTR_SHIFT 18
44#define AT91_MATRIX_ARBT_ROUND_ROBIN (0 << 24)
45#define AT91_MATRIX_ARBT_FIXED_PRIORITY (1 << 24)
46
47#define AT91_MATRIX_M0PR_SHIFT 0
48#define AT91_MATRIX_M1PR_SHIFT 4
49#define AT91_MATRIX_M2PR_SHIFT 8
50#define AT91_MATRIX_M3PR_SHIFT 12
51#define AT91_MATRIX_M4PR_SHIFT 16
52#define AT91_MATRIX_M5PR_SHIFT 20
53
54#define AT91_MATRIX_RCB0 (1 << 0)
55#define AT91_MATRIX_RCB1 (1 << 1)
Stelian Pop78379932008-03-26 18:52:33 +010056
Reinhard Meyer7d6287c2010-11-07 12:38:43 +010057#define AT91_MATRIX_CS1A_SDRAMC (1 << 1)
58#define AT91_MATRIX_CS3A_SMC_SMARTMEDIA (1 << 3)
59#define AT91_MATRIX_CS4A_SMC_CF1 (1 << 4)
60#define AT91_MATRIX_CS5A_SMC_CF2 (1 << 5)
61#define AT91_MATRIX_DBPUC (1 << 8)
62#define AT91_MATRIX_VDDIOMSEL_1_8V (0 << 16)
63#define AT91_MATRIX_VDDIOMSEL_3_3V (1 << 16)
Heiko Schocherf1e3a8c2014-10-31 08:31:04 +010064#define AT91_MATRIX_EBI_IOSR_SEL (1 << 17)
65
66/* Maximum Number of Allowed Cycles for a Burst */
67#define AT91_MATRIX_SLOT_CYCLE (0xff << 0)
68#define AT91_MATRIX_SLOT_CYCLE_(x) (x << 0)
Stelian Pop78379932008-03-26 18:52:33 +010069
70#endif