blob: d85a4867648aca745b1fadf5abc0a5f525a06996 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Bo Shen42aafb32012-07-05 17:21:46 +00002/*
3 * Copyright (C) 2012 Atmel Corporation
4 *
5 * Configuation settings for the AT91SAM9X5EK board.
Bo Shen42aafb32012-07-05 17:21:46 +00006 */
7
8#ifndef __CONFIG_H__
9#define __CONFIG_H__
10
Bo Shen42aafb32012-07-05 17:21:46 +000011/* ARM asynchronous clock */
12#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
13#define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* 12 MHz crystal */
Bo Shen42aafb32012-07-05 17:21:46 +000014
Bo Shen42aafb32012-07-05 17:21:46 +000015#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
16#define CONFIG_SETUP_MEMORY_TAGS
17#define CONFIG_INITRD_TAG
18#define CONFIG_SKIP_LOWLEVEL_INIT
Bo Shen42aafb32012-07-05 17:21:46 +000019
20/* general purpose I/O */
21#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
Bo Shen42aafb32012-07-05 17:21:46 +000022
Bo Shen42aafb32012-07-05 17:21:46 +000023/*
24 * BOOTP options
25 */
26#define CONFIG_BOOTP_BOOTFILESIZE
Bo Shen42aafb32012-07-05 17:21:46 +000027
28/*
Tom Riniceed5d22017-05-12 22:33:27 -040029 * define CONFIG_USB_EHCI_HCD to enable USB Hi-Speed (aka 2.0)
Richard Genoud1e34e832012-11-29 23:18:34 +000030 * NB: in this case, USB 1.1 devices won't be recognized.
31 */
32
Bo Shen42aafb32012-07-05 17:21:46 +000033/* SDRAM */
Bo Shen42aafb32012-07-05 17:21:46 +000034#define CONFIG_SYS_SDRAM_BASE 0x20000000
35#define CONFIG_SYS_SDRAM_SIZE 0x08000000 /* 128 megs */
36
37#define CONFIG_SYS_INIT_SP_ADDR \
Wenyou Yangf345e282017-04-18 14:51:54 +080038 (CONFIG_SYS_SDRAM_BASE + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
Bo Shen42aafb32012-07-05 17:21:46 +000039
40/* DataFlash */
Bo Shen42aafb32012-07-05 17:21:46 +000041
Bo Shen42aafb32012-07-05 17:21:46 +000042/* NAND flash */
43#ifdef CONFIG_CMD_NAND
Bo Shen42aafb32012-07-05 17:21:46 +000044#define CONFIG_SYS_MAX_NAND_DEVICE 1
45#define CONFIG_SYS_NAND_BASE 0x40000000
46#define CONFIG_SYS_NAND_DBW_8 1
47/* our ALE is AD21 */
48#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
49/* our CLE is AD22 */
50#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
51#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD4
52#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PD5
Tom Rini00448d22017-07-28 21:31:42 -040053#endif
54
Richard Genoud1e34e832012-11-29 23:18:34 +000055/* USB */
56#ifdef CONFIG_CMD_USB
Tom Riniceed5d22017-05-12 22:33:27 -040057#ifndef CONFIG_USB_EHCI_HCD
Bo Shen4a985df2013-10-21 16:14:00 +080058#define CONFIG_USB_ATMEL
59#define CONFIG_USB_ATMEL_CLK_SEL_UPLL
Richard Genoud1e34e832012-11-29 23:18:34 +000060#define CONFIG_USB_OHCI_NEW
61#define CONFIG_SYS_USB_OHCI_CPU_INIT
62#define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_BASE_OHCI
63#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9x5"
64#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 3
65#endif
Richard Genoud1e34e832012-11-29 23:18:34 +000066#endif
67
Bo Shen42aafb32012-07-05 17:21:46 +000068#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
69
70#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
71#define CONFIG_SYS_MEMTEST_END 0x26e00000
72
Wenyou Yange035ea72017-09-14 11:07:44 +080073#ifdef CONFIG_NAND_BOOT
Bo Shen42aafb32012-07-05 17:21:46 +000074/* bootstrap + u-boot + env + linux in nandflash */
Bo Shen42aafb32012-07-05 17:21:46 +000075#define CONFIG_BOOTCOMMAND "nand read " \
Eugen.Hristev@microchip.comdc9a4932018-10-23 07:41:33 +000076 "0x22000000 0x200000 0x600000; " \
77 "nand read 0x21000000 0x180000 0x20000; " \
78 "bootz 0x22000000 - 0x21000000"
Wenyou Yange035ea72017-09-14 11:07:44 +080079#elif defined(CONFIG_SPI_BOOT)
Bo Shen4a73e582012-08-19 20:32:24 +000080/* bootstrap + u-boot + env + linux in spi flash */
Bo Shen4a73e582012-08-19 20:32:24 +000081#define CONFIG_BOOTCOMMAND "sf probe 0; " \
82 "sf read 0x22000000 0x100000 0x300000; " \
83 "bootm 0x22000000"
Bo Shen0a9f8ac2012-12-06 21:37:04 +000084#elif defined(CONFIG_SYS_USE_DATAFLASH)
85/* bootstrap + u-boot + env + linux in data flash */
Bo Shen0a9f8ac2012-12-06 21:37:04 +000086#define CONFIG_BOOTCOMMAND "sf probe 0; " \
87 "sf read 0x22000000 0x84000 0x294000; " \
88 "bootm 0x22000000"
Bo Shen42aafb32012-07-05 17:21:46 +000089#endif
90
Bo Shen42aafb32012-07-05 17:21:46 +000091/*
92 * Size of malloc() pool
93 */
94#define CONFIG_SYS_MALLOC_LEN (512 * 1024 + 0x1000)
95
Bo Shen9a3b1fe2015-03-27 14:23:35 +080096/* SPL */
Bo Shen9a3b1fe2015-03-27 14:23:35 +080097#define CONFIG_SPL_MAX_SIZE 0x6000
98#define CONFIG_SPL_STACK 0x308000
99
100#define CONFIG_SPL_BSS_START_ADDR 0x20000000
101#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
102#define CONFIG_SYS_SPL_MALLOC_START 0x20080000
103#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
104
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800105#define CONFIG_SYS_MONITOR_LEN (512 << 10)
106
107#define CONFIG_SYS_MASTER_CLOCK 132096000
108#define CONFIG_SYS_AT91_PLLA 0x20c73f03
109#define CONFIG_SYS_MCKR 0x1301
110#define CONFIG_SYS_MCKR_CSS 0x1302
111
Wenyou Yange035ea72017-09-14 11:07:44 +0800112#ifdef CONFIG_SD_BOOT
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800113#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
114#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Wenyou Yange035ea72017-09-14 11:07:44 +0800115#elif CONFIG_NAND_BOOT
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800116#define CONFIG_SPL_NAND_DRIVERS
117#define CONFIG_SPL_NAND_BASE
Wenyou Yange035ea72017-09-14 11:07:44 +0800118#endif
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800119#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
120#define CONFIG_SYS_NAND_5_ADDR_CYCLE
121#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
122#define CONFIG_SYS_NAND_PAGE_COUNT 64
123#define CONFIG_SYS_NAND_OOBSIZE 64
124#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
125#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0x0
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800126
Bo Shen42aafb32012-07-05 17:21:46 +0000127#endif