blob: 79f2e38e952b3d8ad16360544223591abd539ce6 [file] [log] [blame]
Mario Sixde017e12019-01-21 09:17:40 +01001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * (C) Copyright 2006-2010
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 */
6
7/*
8 * mpc8349emds board configuration file
9 *
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 */
18#define CONFIG_E300 1 /* E300 Family */
19
Mario Sixde017e12019-01-21 09:17:40 +010020#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
21#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
22#define CONFIG_SYS_MEMTEST_END 0x00100000
23
24/*
25 * DDR Setup
26 */
27#define CONFIG_DDR_ECC /* support DDR ECC function */
28#define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
29#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
30
31/*
32 * SYS_FSL_DDR2 is selected in Kconfig to use unified DDR driver
33 * unselect it to use old spd_sdram.c
34 */
35#define CONFIG_SYS_SPD_BUS_NUM 0
36#define SPD_EEPROM_ADDRESS1 0x52
37#define SPD_EEPROM_ADDRESS2 0x51
38#define CONFIG_DIMM_SLOTS_PER_CTLR 2
39#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
40#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
41#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
42
43/*
44 * 32-bit data path mode.
45 *
46 * Please note that using this mode for devices with the real density of 64-bit
47 * effectively reduces the amount of available memory due to the effect of
48 * wrapping around while translating address to row/columns, for example in the
49 * 256MB module the upper 128MB get aliased with contents of the lower
50 * 128MB); normally this define should be used for devices with real 32-bit
51 * data path.
52 */
53#undef CONFIG_DDR_32BIT
54
Mario Sixc9f92772019-01-21 09:18:15 +010055#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory*/
Mario Sixde017e12019-01-21 09:17:40 +010056#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
57 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
58#undef CONFIG_DDR_2T_TIMING
59
60/*
61 * DDRCDR - DDR Control Driver Register
62 */
63#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
64
65#if defined(CONFIG_SPD_EEPROM)
66/*
67 * Determine DDR configuration from I2C interface.
68 */
69#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
70#else
71/*
72 * Manually set up DDR parameters
73 */
74#define CONFIG_SYS_DDR_SIZE 256 /* MB */
75#if defined(CONFIG_DDR_II)
76#define CONFIG_SYS_DDRCDR 0x80080001
77#define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f
78#define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102
79#define CONFIG_SYS_DDR_TIMING_0 0x00220802
80#define CONFIG_SYS_DDR_TIMING_1 0x38357322
81#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
82#define CONFIG_SYS_DDR_TIMING_3 0x00000000
83#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
84#define CONFIG_SYS_DDR_MODE 0x47d00432
85#define CONFIG_SYS_DDR_MODE2 0x8000c000
86#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
87#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
88#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
89#else
90#define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \
91 | CSCONFIG_ROW_BIT_13 \
92 | CSCONFIG_COL_BIT_10)
93#define CONFIG_SYS_DDR_TIMING_1 0x36332321
94#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
95#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
96#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
97
98#if defined(CONFIG_DDR_32BIT)
99/* set burst length to 8 for 32-bit data path */
100 /* DLL,normal,seq,4/2.5, 8 burst len */
101#define CONFIG_SYS_DDR_MODE 0x00000023
102#else
103/* the default burst length is 4 - for 64-bit data path */
104 /* DLL,normal,seq,4/2.5, 4 burst len */
105#define CONFIG_SYS_DDR_MODE 0x00000022
106#endif
107#endif
108#endif
109
110/*
111 * SDRAM on the Local Bus
112 */
113#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
114#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
115
116/*
117 * FLASH on the Local Bus
118 */
119#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
120#define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */
121
Mario Sixde017e12019-01-21 09:17:40 +0100122#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
123#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
124
125#undef CONFIG_SYS_FLASH_CHECKSUM
126#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
127#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
128
129#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
130
131#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
132#define CONFIG_SYS_RAMBOOT
133#else
134#undef CONFIG_SYS_RAMBOOT
135#endif
136
137/*
138 * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
139 */
140#define CONFIG_SYS_BCSR 0xE2400000
141 /* Access window base at BCSR base */
Mario Sixde017e12019-01-21 09:17:40 +0100142#define CONFIG_SYS_INIT_RAM_LOCK 1
143#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
144#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
145
146#define CONFIG_SYS_GBL_DATA_OFFSET \
147 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
148#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
149
150#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
151#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
152
153/*
Mario Sixde017e12019-01-21 09:17:40 +0100154 * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory.
155 */
156
157/* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */
158/*
159 * Base Register 2 and Option Register 2 configure SDRAM.
160 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
161 *
162 * For BR2, need:
163 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
164 * port-size = 32-bits = BR2[19:20] = 11
165 * no parity checking = BR2[21:22] = 00
166 * SDRAM for MSEL = BR2[24:26] = 011
167 * Valid = BR[31] = 1
168 *
169 * 0 4 8 12 16 20 24 28
170 * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
171 */
172
Mario Sixde017e12019-01-21 09:17:40 +0100173/*
174 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
175 *
176 * For OR2, need:
177 * 64MB mask for AM, OR2[0:7] = 1111 1100
178 * XAM, OR2[17:18] = 11
179 * 9 columns OR2[19-21] = 010
180 * 13 rows OR2[23-25] = 100
181 * EAD set for extra time OR[31] = 1
182 *
183 * 0 4 8 12 16 20 24 28
184 * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
185 */
186
Mario Sixde017e12019-01-21 09:17:40 +0100187
188 /* LB sdram refresh timer, about 6us */
189#define CONFIG_SYS_LBC_LSRT 0x32000000
190 /* LB refresh timer prescal, 266MHz/32 */
191#define CONFIG_SYS_LBC_MRTPR 0x20000000
192
193#define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \
194 | LSDMR_BSMA1516 \
195 | LSDMR_RFCR8 \
196 | LSDMR_PRETOACT6 \
197 | LSDMR_ACTTORW3 \
198 | LSDMR_BL8 \
199 | LSDMR_WRC3 \
200 | LSDMR_CL3)
201
202/*
203 * SDRAM Controller configuration sequence.
204 */
205#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
206#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
207#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
208#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
209#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
210
211/*
212 * Serial Port
213 */
214#define CONFIG_SYS_NS16550_SERIAL
215#define CONFIG_SYS_NS16550_REG_SIZE 1
216#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
217
218#define CONFIG_SYS_BAUDRATE_TABLE \
219 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
220
221#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
222#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
223
224/* I2C */
225#define CONFIG_SYS_I2C
226#define CONFIG_SYS_I2C_FSL
227#define CONFIG_SYS_FSL_I2C_SPEED 400000
228#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
229#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
230#define CONFIG_SYS_FSL_I2C2_SPEED 400000
231#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
232#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
233#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
234
235/* SPI */
236#undef CONFIG_SOFT_SPI /* SPI bit-banged */
237
238/* GPIOs. Used as SPI chip selects */
239#define CONFIG_SYS_GPIO1_PRELIM
240#define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */
241#define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */
242
243/* TSEC */
244#define CONFIG_SYS_TSEC1_OFFSET 0x24000
245#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
246#define CONFIG_SYS_TSEC2_OFFSET 0x25000
247#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
248
249/* USB */
250#define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
251
252/*
253 * General PCI
254 * Addresses are mapped 1-1.
255 */
256#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
257#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
258#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
259#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
260#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
261#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
262#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
263#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
264#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
265
266#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
267#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
268#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
269#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
270#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
271#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
272#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
273#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
274#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
275
276#if defined(CONFIG_PCI)
277
Mario Sixde017e12019-01-21 09:17:40 +0100278#define CONFIG_83XX_PCI_STREAMING
279
280#undef CONFIG_EEPRO100
281#undef CONFIG_TULIP
282
283#if !defined(CONFIG_PCI_PNP)
284 #define PCI_ENET0_IOADDR 0xFIXME
285 #define PCI_ENET0_MEMADDR 0xFIXME
286 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
287#endif
288
289#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
290#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
291
292#endif /* CONFIG_PCI */
293
294/*
295 * TSEC configuration
296 */
297
298#if defined(CONFIG_TSEC_ENET)
299
300#define CONFIG_GMII 1 /* MII PHY management */
301#define CONFIG_TSEC1 1
302#define CONFIG_TSEC1_NAME "TSEC0"
303#define CONFIG_TSEC2 1
304#define CONFIG_TSEC2_NAME "TSEC1"
305#define TSEC1_PHY_ADDR 0
306#define TSEC2_PHY_ADDR 1
307#define TSEC1_PHYIDX 0
308#define TSEC2_PHYIDX 0
309#define TSEC1_FLAGS TSEC_GIGABIT
310#define TSEC2_FLAGS TSEC_GIGABIT
311
312/* Options are: TSEC[0-1] */
313#define CONFIG_ETHPRIME "TSEC0"
314
315#endif /* CONFIG_TSEC_ENET */
316
317/*
318 * Configure on-board RTC
319 */
320#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
321#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
322
323/*
324 * Environment
325 */
326#ifndef CONFIG_SYS_RAMBOOT
Mario Sixde017e12019-01-21 09:17:40 +0100327/* Address and size of Redundant Environment Sector */
Mario Sixde017e12019-01-21 09:17:40 +0100328#endif
329
330#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
331#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
332
333/*
334 * BOOTP options
335 */
336#define CONFIG_BOOTP_BOOTFILESIZE
337
338/*
339 * Command line configuration.
340 */
341
342#undef CONFIG_WATCHDOG /* watchdog disabled */
343
344/*
345 * Miscellaneous configurable options
346 */
347#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
348
349/*
350 * For booting Linux, the board info and command line data
351 * have to be in the first 256 MB of memory, since this is
352 * the maximum mapped by the Linux kernel during initialization.
353 */
354 /* Initial Memory map for Linux*/
355#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
356#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
357
358#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
359
Mario Sixde017e12019-01-21 09:17:40 +0100360/*
361 * System performance
362 */
Mario Sixde017e12019-01-21 09:17:40 +0100363#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
364#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
365#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
366#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
367
368/* System IO Config */
369#define CONFIG_SYS_SICRH 0
370#define CONFIG_SYS_SICRL SICRL_LDP_A
371
Mario Sixde017e12019-01-21 09:17:40 +0100372#ifdef CONFIG_PCI
373#define CONFIG_PCI_INDIRECT_BRIDGE
Mario Sixde017e12019-01-21 09:17:40 +0100374#endif
375
Mario Sixde017e12019-01-21 09:17:40 +0100376#if defined(CONFIG_CMD_KGDB)
377#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
378#endif
379
380/*
381 * Environment Configuration
382 */
383#define CONFIG_ENV_OVERWRITE
384
385#if defined(CONFIG_TSEC_ENET)
386#define CONFIG_HAS_ETH1
387#define CONFIG_HAS_ETH0
388#endif
389
390#define CONFIG_HOSTNAME "mpc8349emds"
391#define CONFIG_ROOTPATH "/nfsroot/rootfs"
392#define CONFIG_BOOTFILE "uImage"
393
394#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
395
Mario Sixde017e12019-01-21 09:17:40 +0100396#define CONFIG_EXTRA_ENV_SETTINGS \
397 "netdev=eth0\0" \
398 "hostname=mpc8349emds\0" \
399 "nfsargs=setenv bootargs root=/dev/nfs rw " \
400 "nfsroot=${serverip}:${rootpath}\0" \
401 "ramargs=setenv bootargs root=/dev/ram rw\0" \
402 "addip=setenv bootargs ${bootargs} " \
403 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
404 ":${hostname}:${netdev}:off panic=1\0" \
405 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
406 "flash_nfs=run nfsargs addip addtty;" \
407 "bootm ${kernel_addr}\0" \
408 "flash_self=run ramargs addip addtty;" \
409 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
410 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
411 "bootm\0" \
412 "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
413 "update=protect off fe000000 fe03ffff; " \
414 "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\
415 "upd=run load update\0" \
416 "fdtaddr=780000\0" \
417 "fdtfile=mpc834x_mds.dtb\0" \
418 ""
419
420#define CONFIG_NFSBOOTCOMMAND \
421 "setenv bootargs root=/dev/nfs rw " \
422 "nfsroot=$serverip:$rootpath " \
423 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
424 "$netdev:off " \
425 "console=$consoledev,$baudrate $othbootargs;" \
426 "tftp $loadaddr $bootfile;" \
427 "tftp $fdtaddr $fdtfile;" \
428 "bootm $loadaddr - $fdtaddr"
429
430#define CONFIG_RAMBOOTCOMMAND \
431 "setenv bootargs root=/dev/ram rw " \
432 "console=$consoledev,$baudrate $othbootargs;" \
433 "tftp $ramdiskaddr $ramdiskfile;" \
434 "tftp $loadaddr $bootfile;" \
435 "tftp $fdtaddr $fdtfile;" \
436 "bootm $loadaddr $ramdiskaddr $fdtaddr"
437
438#define CONFIG_BOOTCOMMAND "run flash_self"
439
440#endif /* __CONFIG_H */