blob: a3aad1b99d9204d696a466b99094bb53e63a10e5 [file] [log] [blame]
York Sun7b08d212014-06-23 15:15:56 -07001/*
2 * Copyright (C) 2014 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
York Sun7b08d212014-06-23 15:15:56 -070010#define CONFIG_REMAKE_ELF
Mingkai Hu0e58b512015-10-26 19:47:50 +080011#define CONFIG_FSL_LAYERSCAPE
York Sun7b08d212014-06-23 15:15:56 -070012#define CONFIG_FSL_LSCH3
Mingkai Hu0e58b512015-10-26 19:47:50 +080013#define CONFIG_MP
York Sun7b08d212014-06-23 15:15:56 -070014#define CONFIG_GICV3
Bhupesh Sharmaa0c00ff2015-01-06 13:11:21 -080015#define CONFIG_FSL_TZPC_BP147
York Sun7b08d212014-06-23 15:15:56 -070016
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053017#include <asm/arch/ls2080a_stream_id.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080018#include <asm/arch/config.h>
Minghuan Lian0e3a2b92015-03-20 19:28:16 -070019#if (defined(CONFIG_SYS_FSL_SRDS_1) || defined(CONFIG_SYS_FSL_SRDS_2))
20#define CONFIG_SYS_HAS_SERDES
21#endif
22
Mingkai Hu0e58b512015-10-26 19:47:50 +080023/* Link Definitions */
24#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
25
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -070026/* We need architecture specific misc initializations */
27#define CONFIG_ARCH_MISC_INIT
28
York Sun7b08d212014-06-23 15:15:56 -070029/* Link Definitions */
Scott Wood8e728cd2015-03-24 13:25:02 -070030#ifdef CONFIG_SPL
31#define CONFIG_SYS_TEXT_BASE 0x80400000
32#else
Prabhakar Kushwaha23931692015-03-20 19:28:06 -070033#define CONFIG_SYS_TEXT_BASE 0x30100000
Scott Wood8e728cd2015-03-24 13:25:02 -070034#endif
York Sun7b08d212014-06-23 15:15:56 -070035
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +053036#ifdef CONFIG_EMU
York Sun7b08d212014-06-23 15:15:56 -070037#define CONFIG_SYS_NO_FLASH
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +053038#endif
York Sun7b08d212014-06-23 15:15:56 -070039
40#define CONFIG_SUPPORT_RAW_INITRD
41
42#define CONFIG_SKIP_LOWLEVEL_INIT
43#define CONFIG_BOARD_EARLY_INIT_F 1
44
Scott Wood8e728cd2015-03-24 13:25:02 -070045#ifndef CONFIG_SPL
York Sun7b08d212014-06-23 15:15:56 -070046#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
Scott Wood8e728cd2015-03-24 13:25:02 -070047#endif
York Sun7b08d212014-06-23 15:15:56 -070048#ifndef CONFIG_SYS_FSL_DDR4
49#define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */
50#define CONFIG_SYS_DDR_RAW_TIMING
51#endif
York Sun7b08d212014-06-23 15:15:56 -070052
53#define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
54
Mingkai Hu0e58b512015-10-26 19:47:50 +080055#define CONFIG_VERY_BIG_RAM
York Sun7b08d212014-06-23 15:15:56 -070056#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
57#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
58#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
59#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
York Sunc7a0e302014-08-13 10:21:05 -070060#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
61
York Sun290a83a2014-09-08 12:20:01 -070062/*
63 * SMP Definitinos
64 */
65#define CPU_RELEASE_ADDR secondary_boot_func
66
York Sunc7a0e302014-08-13 10:21:05 -070067#define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053068#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sunc7a0e302014-08-13 10:21:05 -070069#define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL
70/*
71 * DDR controller use 0 as the base address for binding.
72 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
73 */
74#define CONFIG_SYS_DP_DDR_BASE_PHY 0
75#define CONFIG_DP_DDR_CTRL 2
76#define CONFIG_DP_DDR_NUM_CTRLS 1
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053077#endif
York Sun7b08d212014-06-23 15:15:56 -070078
79/* Generic Timer Definitions */
York Sun77a10972015-03-20 19:28:08 -070080/*
81 * This is not an accurate number. It is used in start.S. The frequency
82 * will be udpated later when get_bus_freq(0) is available.
83 */
84#define COUNTER_FREQUENCY 25000000 /* 25MHz */
York Sun7b08d212014-06-23 15:15:56 -070085
86/* Size of malloc() pool */
Prabhakar Kushwahae0665b12015-03-19 09:20:47 -070087#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
York Sun7b08d212014-06-23 15:15:56 -070088
89/* I2C */
York Sun7b08d212014-06-23 15:15:56 -070090#define CONFIG_SYS_I2C
91#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +020092#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
93#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -070094#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
95#define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
York Sun7b08d212014-06-23 15:15:56 -070096
97/* Serial Port */
York Sun03017032015-03-20 19:28:23 -070098#define CONFIG_CONS_INDEX 1
York Sun7b08d212014-06-23 15:15:56 -070099#define CONFIG_SYS_NS16550_SERIAL
100#define CONFIG_SYS_NS16550_REG_SIZE 1
101#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
102
103#define CONFIG_BAUDRATE 115200
104#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
105
106/* IFC */
107#define CONFIG_FSL_IFC
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700108
York Sun7b08d212014-06-23 15:15:56 -0700109/*
York Sun03017032015-03-20 19:28:23 -0700110 * During booting, IFC is mapped at the region of 0x30000000.
111 * But this region is limited to 256MB. To accommodate NOR, promjet
112 * and FPGA. This region is divided as below:
113 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
114 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
115 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
116 *
117 * To accommodate bigger NOR flash and other devices, we will map IFC
118 * chip selects to as below:
119 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
120 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
121 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
122 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
123 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
124 *
125 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
York Sun7b08d212014-06-23 15:15:56 -0700126 * CONFIG_SYS_FLASH_BASE has the final address (core view)
127 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
128 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
129 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
130 */
York Sun03017032015-03-20 19:28:23 -0700131
York Sun7b08d212014-06-23 15:15:56 -0700132#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
133#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
134#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
135
York Sun03017032015-03-20 19:28:23 -0700136#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
137#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
138
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +0530139#ifndef CONFIG_SYS_NO_FLASH
140#define CONFIG_FLASH_CFI_DRIVER
141#define CONFIG_SYS_FLASH_CFI
142#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
143#define CONFIG_SYS_FLASH_QUIET_TEST
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +0530144#endif
145
York Sun03017032015-03-20 19:28:23 -0700146#ifndef __ASSEMBLY__
147unsigned long long get_qixis_addr(void);
148#endif
149#define QIXIS_BASE get_qixis_addr()
150#define QIXIS_BASE_PHYS 0x20000000
151#define QIXIS_BASE_PHYS_EARLY 0xC000000
Yangbo Lud0e295d2015-03-20 19:28:31 -0700152#define QIXIS_STAT_PRES1 0xb
153#define QIXIS_SDID_MASK 0x07
154#define QIXIS_ESDHC_NO_ADAPTER 0x7
York Sun03017032015-03-20 19:28:23 -0700155
156#define CONFIG_SYS_NAND_BASE 0x530000000ULL
157#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +0530158
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -0700159/* Debug Server firmware */
Stuart Yoderec92bd12015-05-28 14:54:15 +0530160#define CONFIG_FSL_DEBUG_SERVER
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -0700161/* 2 sec timeout */
162#define CONFIG_SYS_DEBUG_SERVER_TIMEOUT (2 * 1000 * 1000)
163
York Sun7b08d212014-06-23 15:15:56 -0700164/* MC firmware */
165#define CONFIG_FSL_MC_ENET
York Sun7b08d212014-06-23 15:15:56 -0700166/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
J. German Riveraf4fed4b2015-03-20 19:28:18 -0700167#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
168#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
169#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
170#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
York Suncbe8e1c2016-04-04 11:41:26 -0700171/* For LS2085A */
J. German Riverac3b505f2015-07-02 11:28:58 +0530172#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
173#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
York Sun7b08d212014-06-23 15:15:56 -0700174
Prabhakar Kushwaha853a9012015-06-02 10:55:52 +0530175/*
176 * Carve out a DDR region which will not be used by u-boot/Linux
177 *
178 * It will be used by MC and Debug Server. The MC region must be
179 * 512MB aligned, so the min size to hide is 512MB.
180 */
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -0700181#if defined(CONFIG_FSL_MC_ENET) || defined(CONFIG_FSL_DEBUG_SERVER)
York Sun928b6812015-12-07 11:08:58 -0800182#define CONFIG_SYS_DEBUG_SERVER_DRAM_BLOCK_MIN_SIZE (254UL * 1024 * 1024)
Pratiyush Mohan Srivastavaaf150f62015-12-22 16:49:34 +0530183#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (512UL * 1024 * 1024)
York Sun928b6812015-12-07 11:08:58 -0800184#define CONFIG_SYS_MC_RSV_MEM_ALIGN (512UL * 1024 * 1024)
York Sun7b08d212014-06-23 15:15:56 -0700185#endif
186
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700187/* PCIe */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400188#define CONFIG_PCIE1 /* PCIE controller 1 */
189#define CONFIG_PCIE2 /* PCIE controller 2 */
190#define CONFIG_PCIE3 /* PCIE controller 3 */
191#define CONFIG_PCIE4 /* PCIE controller 4 */
Prabhakar Kushwaha5ded8fe2015-05-28 14:53:58 +0530192#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
Prabhakar Kushwaha77f7ded2015-11-09 16:42:20 +0530193#ifdef CONFIG_LS2080A
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +0530194#define FSL_PCIE_COMPAT "fsl,ls2080a-pcie"
Prabhakar Kushwaha77f7ded2015-11-09 16:42:20 +0530195#endif
196
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700197#define CONFIG_SYS_PCI_64BIT
198
199#define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
200#define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
201#define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
202#define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
203
204#define CONFIG_SYS_PCIE_IO_BUS 0x00000000
205#define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
206#define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
207
208#define CONFIG_SYS_PCIE_MEM_BUS 0x40000000
209#define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x40000000
210#define CONFIG_SYS_PCIE_MEM_SIZE 0x40000000 /* 1G */
211
York Sun7b08d212014-06-23 15:15:56 -0700212/* Command line configuration */
York Sun7b08d212014-06-23 15:15:56 -0700213#define CONFIG_CMD_ENV
York Sun7b08d212014-06-23 15:15:56 -0700214
215/* Miscellaneous configurable options */
216#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
York Sun290a83a2014-09-08 12:20:01 -0700217#define CONFIG_ARCH_EARLY_INIT_R
York Sun7b08d212014-06-23 15:15:56 -0700218
219/* Physical Memory Map */
220/* fixme: these need to be checked against the board */
221#define CONFIG_CHIP_SELECTS_PER_CTRL 4
York Sun7b08d212014-06-23 15:15:56 -0700222
York Sunc7a0e302014-08-13 10:21:05 -0700223#define CONFIG_NR_DRAM_BANKS 3
York Sun7b08d212014-06-23 15:15:56 -0700224
York Sun7b08d212014-06-23 15:15:56 -0700225#define CONFIG_HWCONFIG
226#define HWCONFIG_BUFFER_SIZE 128
227
228#define CONFIG_DISPLAY_CPUINFO
229
Alison Wang36427502015-11-13 16:49:06 +0800230/* Allow to overwrite serial and ethaddr */
231#define CONFIG_ENV_OVERWRITE
232
York Sun7b08d212014-06-23 15:15:56 -0700233/* Initial environment variables */
234#define CONFIG_EXTRA_ENV_SETTINGS \
235 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
236 "loadaddr=0x80100000\0" \
237 "kernel_addr=0x100000\0" \
238 "ramdisk_addr=0x800000\0" \
239 "ramdisk_size=0x2000000\0" \
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700240 "fdt_high=0xa0000000\0" \
York Sun7b08d212014-06-23 15:15:56 -0700241 "initrd_high=0xffffffffffffffff\0" \
242 "kernel_start=0x581200000\0" \
Stuart Yoderd4792d82015-01-06 13:18:57 -0800243 "kernel_load=0xa0000000\0" \
Prabhakar Kushwaha2c0a13d2015-07-01 16:28:22 +0530244 "kernel_size=0x2800000\0" \
Prabhakar Kushwahaae193f92016-02-03 17:03:51 +0530245 "console=ttyAMA0,38400n8\0" \
246 "mcinitcmd=fsl_mc start mc 0x580300000" \
247 " 0x580800000 \0"
York Sun7b08d212014-06-23 15:15:56 -0700248
Prabhakar Kushwahaf4392592015-08-02 09:11:44 +0530249#define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
York Sun15b2c802016-02-29 15:58:20 -0800250 "earlycon=uart8250,mmio,0x21c0500 " \
Bhupesh Sharma37fbf612015-05-28 14:54:02 +0530251 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
Ashish Kumara7161db2016-01-14 18:12:29 +0530252 " hugepagesz=2m hugepages=256"
Prabhakar Kushwahad78fa5e2016-02-03 17:04:07 +0530253#define CONFIG_BOOTCOMMAND "fsl_mc apply dpl 0x580700000 &&" \
254 " cp.b $kernel_start $kernel_load" \
255 " $kernel_size && bootm $kernel_load"
York Sun03017032015-03-20 19:28:23 -0700256#define CONFIG_BOOTDELAY 10
York Sun7b08d212014-06-23 15:15:56 -0700257
York Sun7b08d212014-06-23 15:15:56 -0700258/* Monitor Command Prompt */
259#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
York Sun7b08d212014-06-23 15:15:56 -0700260#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
261 sizeof(CONFIG_SYS_PROMPT) + 16)
York Sun7b08d212014-06-23 15:15:56 -0700262#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
263#define CONFIG_SYS_LONGHELP
264#define CONFIG_CMDLINE_EDITING 1
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700265#define CONFIG_AUTO_COMPLETE
York Sun7b08d212014-06-23 15:15:56 -0700266#define CONFIG_SYS_MAXARGS 64 /* max command args */
267
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700268#define CONFIG_PANIC_HANG /* do not reset board on panic */
269
Scott Wood8e728cd2015-03-24 13:25:02 -0700270#define CONFIG_SPL_BSS_START_ADDR 0x80100000
271#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
272#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
273#define CONFIG_SPL_ENV_SUPPORT
274#define CONFIG_SPL_FRAMEWORK
275#define CONFIG_SPL_I2C_SUPPORT
276#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
277#define CONFIG_SPL_LIBCOMMON_SUPPORT
278#define CONFIG_SPL_LIBGENERIC_SUPPORT
279#define CONFIG_SPL_MAX_SIZE 0x16000
280#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
281#define CONFIG_SPL_NAND_SUPPORT
282#define CONFIG_SPL_SERIAL_SUPPORT
283#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
284#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
285#define CONFIG_SPL_TEXT_BASE 0x1800a000
286
287#define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
288#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
289#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
290#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
291#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
292
Bhupesh Sharma37fbf612015-05-28 14:54:02 +0530293#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
294
York Sun7b08d212014-06-23 15:15:56 -0700295#endif /* __LS2_COMMON_H */