blob: 88bdb03e67af93694e92dec1bb897cda75aa244d [file] [log] [blame]
m8098138d2005-08-09 14:52:00 +02001/*
2 * (C) Copyright 2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
32#define CONFIG_MPC5200
33#define CONFIG_O2DNT 1 /* ... on O2DNT board */
34
35#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
36
37#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
38#define BOOTFLAG_WARM 0x02 /* Software reboot */
39
Becky Bruce03ea1be2008-05-08 19:02:12 -050040#define CONFIG_HIGH_BATS 1 /* High BATs supported */
41
m8098138d2005-08-09 14:52:00 +020042/*
43 * Serial console configuration
44 */
45#define CONFIG_PSC_CONSOLE 5 /* console is on PSC5 */
46#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
47#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
48
49/*
50 * PCI Mapping:
51 * 0x40000000 - 0x4fffffff - PCI Memory
52 * 0x50000000 - 0x50ffffff - PCI IO Space
53 */
54#define CONFIG_PCI 1
55#define CONFIG_PCI_PNP 1
m81dfbc392005-08-16 20:39:05 +020056/* #define CONFIG_PCI_SCAN_SHOW 1 */
TsiChung Liew521f97b2008-03-30 01:19:06 -050057#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
m8098138d2005-08-09 14:52:00 +020058
59#define CONFIG_PCI_MEM_BUS 0x40000000
60#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
61#define CONFIG_PCI_MEM_SIZE 0x10000000
62
63#define CONFIG_PCI_IO_BUS 0x50000000
64#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
65#define CONFIG_PCI_IO_SIZE 0x01000000
66
67#define CFG_XLB_PIPELINING 1
68
69#define CONFIG_NET_MULTI 1
Marian Balakowiczaab8c492005-10-28 22:30:33 +020070#define CONFIG_EEPRO100
m8098138d2005-08-09 14:52:00 +020071#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
72#define CONFIG_NS8382X 1
73
m8098138d2005-08-09 14:52:00 +020074/* Partitions */
75#define CONFIG_MAC_PARTITION
76#define CONFIG_DOS_PARTITION
77#define CONFIG_ISO_PARTITION
78
79#define CONFIG_TIMESTAMP /* Print image info with timestamp */
80
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -050081
m8098138d2005-08-09 14:52:00 +020082/*
Jon Loeliger140b69c2007-07-10 09:38:02 -050083 * BOOTP options
84 */
85#define CONFIG_BOOTP_BOOTFILESIZE
86#define CONFIG_BOOTP_BOOTPATH
87#define CONFIG_BOOTP_GATEWAY
88#define CONFIG_BOOTP_HOSTNAME
89
90
91/*
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -050092 * Command line configuration.
m8098138d2005-08-09 14:52:00 +020093 */
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -050094#include <config_cmd_default.h>
m8098138d2005-08-09 14:52:00 +020095
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -050096#define CONFIG_CMD_EEPROM
97#define CONFIG_CMD_FAT
98#define CONFIG_CMD_I2C
99#define CONFIG_CMD_NFS
100#define CONFIG_CMD_MII
101#define CONFIG_CMD_PING
Jon Loeliger140b69c2007-07-10 09:38:02 -0500102#define CONFIG_CMD_PCI
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -0500103
m8098138d2005-08-09 14:52:00 +0200104
105#if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
106# define CFG_LOWBOOT 1
107#else
108# error "TEXT_BASE must be 0xFF000000"
109#endif
110
111/*
112 * Autobooting
113 */
114#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
115
116#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100117 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
m8098138d2005-08-09 14:52:00 +0200118 "echo"
119
120#undef CONFIG_BOOTARGS
121
122#define CONFIG_EXTRA_ENV_SETTINGS \
123 "netdev=eth0\0" \
124 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100125 "nfsroot=${serverip}:${rootpath}\0" \
m8098138d2005-08-09 14:52:00 +0200126 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100127 "addip=setenv bootargs ${bootargs} " \
128 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
129 ":${hostname}:${netdev}:off panic=1\0" \
m8098138d2005-08-09 14:52:00 +0200130 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100131 "bootm ${kernel_addr}\0" \
m8098138d2005-08-09 14:52:00 +0200132 "flash_self=run ramargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100133 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
134 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
m8098138d2005-08-09 14:52:00 +0200135 "rootpath=/opt/eldk/ppc_82xx\0" \
136 "bootfile=/tftpboot/MPC5200/uImage\0" \
137 ""
138
139#define CONFIG_BOOTCOMMAND "run flash_self"
140
141#if defined(CONFIG_MPC5200)
142/*
143 * IPB Bus clocking configuration.
144 */
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200145#define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Marian Balakowicz212480d2005-11-27 20:15:41 +0100146
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200147#if defined(CFG_IPBCLK_EQUALS_XLBCLK)
Marian Balakowicz212480d2005-11-27 20:15:41 +0100148/*
149 * PCI Bus clocking configuration
150 *
151 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200152 * CFG_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
153 * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
Marian Balakowicz212480d2005-11-27 20:15:41 +0100154 */
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200155#define CFG_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
Marian Balakowicz212480d2005-11-27 20:15:41 +0100156#endif
m8098138d2005-08-09 14:52:00 +0200157#endif
Marian Balakowicz212480d2005-11-27 20:15:41 +0100158
m8098138d2005-08-09 14:52:00 +0200159/*
160 * I2C configuration
161 */
162#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
163#define CFG_I2C_MODULE 1 /* Select I2C module #1 or #2 */
164
165#define CFG_I2C_SPEED 100000 /* 100 kHz */
166#define CFG_I2C_SLAVE 0x7F
167
168/*
m891523f12005-08-11 15:56:59 +0200169 * EEPROM configuration:
170 *
171 * O2DNT board is equiped with Ramtron FRAM device FM24CL16
172 * 16 Kib Ferroelectric Nonvolatile serial RAM memory
173 * organized as 2048 x 8 bits and addressable as eight I2C devices
174 * 0x50 ... 0x57 each 256 bytes in size
175 *
m8098138d2005-08-09 14:52:00 +0200176 */
m8a484c602005-08-12 21:16:13 +0200177#define CFG_I2C_FRAM
m8098138d2005-08-09 14:52:00 +0200178#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
179#define CFG_I2C_EEPROM_ADDR_LEN 1
180#define CFG_EEPROM_PAGE_WRITE_BITS 3
m891523f12005-08-11 15:56:59 +0200181/*
182 * There is no write delay with FRAM, write operations are performed at bus
183 * speed. Thus, no status polling or write delay is needed.
184 */
185/*#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70*/
186
m8098138d2005-08-09 14:52:00 +0200187
188/*
189 * Flash configuration
190 */
191#define CFG_FLASH_BASE 0xFF000000
192#define CFG_FLASH_SIZE 0x01000000
193#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
194
195#define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
196#define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
197
198#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
199#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
m8d445d872005-08-11 10:10:30 +0200200#define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
201#define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
m8098138d2005-08-09 14:52:00 +0200202
203/*
204 * Environment settings
205 */
206#define CFG_ENV_IS_IN_FLASH 1
207#define CFG_ENV_SIZE 0x20000
208#define CFG_ENV_SECT_SIZE 0x20000
209#define CONFIG_ENV_OVERWRITE 1
210
211/*
212 * Memory map
213 */
214#define CFG_MBAR 0xF0000000
215#define CFG_SDRAM_BASE 0x00000000
216#define CFG_DEFAULT_MBAR 0x80000000
217
218/* Use SRAM until RAM will be available */
219#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
220#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
221
222
223#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
224#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
225#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
226
227#define CFG_MONITOR_BASE TEXT_BASE
228#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
229#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
230#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
231
232/*
233 * Ethernet configuration
234 */
235#define CONFIG_MPC5xxx_FEC 1
236/*
237 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
238 */
239/* #define CONFIG_FEC_10MBIT 1 */
240#define CONFIG_PHY_ADDR 0x00
241
242/*
243 * GPIO configuration
244 */
Wolfgang Denke4e5e4e2005-08-19 00:46:54 +0200245/*#define CFG_GPS_PORT_CONFIG 0x10002004 */
Marian Balakowicz5534c192005-12-06 20:33:07 +0100246#define CFG_GPS_PORT_CONFIG 0x00002006 /* no CAN */
m8098138d2005-08-09 14:52:00 +0200247
248/*
249 * Miscellaneous configurable options
250 */
251#define CFG_LONGHELP /* undef to save memory */
252#define CFG_PROMPT "=> " /* Monitor Command Prompt */
253
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -0500254#if defined(CONFIG_CMD_KGDB)
m8098138d2005-08-09 14:52:00 +0200255#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
256#else
257#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
258#endif
259#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
260#define CFG_MAXARGS 16 /* max number of command args */
261#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
262
263#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
264#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
265
266#define CFG_LOAD_ADDR 0x100000 /* default load address */
267
268#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
269
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -0500270#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
271#if defined(CONFIG_CMD_KGDB)
272# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
273#endif
274
m8098138d2005-08-09 14:52:00 +0200275/*
276 * Various low-level settings
277 */
278#if defined(CONFIG_MPC5200)
279#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
280#define CFG_HID0_FINAL HID0_ICE
281#else
282#define CFG_HID0_INIT 0
283#define CFG_HID0_FINAL 0
284#endif
285
286#define CFG_BOOTCS_START CFG_FLASH_BASE
287#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
Marian Balakowicz212480d2005-11-27 20:15:41 +0100288
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200289#ifdef CFG_PCICLK_EQUALS_IPBCLK_DIV2
Wolfgang Denkf6a692b2005-12-04 00:40:34 +0100290/*
Marian Balakowicz212480d2005-11-27 20:15:41 +0100291 * For 66 MHz PCI clock additional Wait State is needed for CS0 (flash).
292 */
293#define CFG_BOOTCS_CFG 0x00057801 /* for pci_clk = 66 MHz */
294#else
295#define CFG_BOOTCS_CFG 0x00047801 /* for pci_clk = 33 MHz */
296#endif
297
m8098138d2005-08-09 14:52:00 +0200298#define CFG_CS0_START CFG_FLASH_BASE
299#define CFG_CS0_SIZE CFG_FLASH_SIZE
300
301#define CFG_CS_BURST 0x00000000
302#define CFG_CS_DEADCYCLE 0x33333333
303
304#define CFG_RESET_ADDRESS 0xff000000
305
306#endif /* __CONFIG_H */