blob: 8dde1ef3916e7cba3d7e5c1207e8449b1c192532 [file] [log] [blame]
m8098138d2005-08-09 14:52:00 +02001/*
2 * (C) Copyright 2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
32#define CONFIG_MPC5200
33#define CONFIG_O2DNT 1 /* ... on O2DNT board */
34
35#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
36
37#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
38#define BOOTFLAG_WARM 0x02 /* Software reboot */
39
m8098138d2005-08-09 14:52:00 +020040/*
41 * Serial console configuration
42 */
43#define CONFIG_PSC_CONSOLE 5 /* console is on PSC5 */
44#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
45#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
46
47/*
48 * PCI Mapping:
49 * 0x40000000 - 0x4fffffff - PCI Memory
50 * 0x50000000 - 0x50ffffff - PCI IO Space
51 */
52#define CONFIG_PCI 1
53#define CONFIG_PCI_PNP 1
m81dfbc392005-08-16 20:39:05 +020054/* #define CONFIG_PCI_SCAN_SHOW 1 */
TsiChung Liew521f97b2008-03-30 01:19:06 -050055#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
m8098138d2005-08-09 14:52:00 +020056
57#define CONFIG_PCI_MEM_BUS 0x40000000
58#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
59#define CONFIG_PCI_MEM_SIZE 0x10000000
60
61#define CONFIG_PCI_IO_BUS 0x50000000
62#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
63#define CONFIG_PCI_IO_SIZE 0x01000000
64
65#define CFG_XLB_PIPELINING 1
66
67#define CONFIG_NET_MULTI 1
Marian Balakowiczaab8c492005-10-28 22:30:33 +020068#define CONFIG_EEPRO100
m8098138d2005-08-09 14:52:00 +020069#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
70#define CONFIG_NS8382X 1
71
m8098138d2005-08-09 14:52:00 +020072/* Partitions */
73#define CONFIG_MAC_PARTITION
74#define CONFIG_DOS_PARTITION
75#define CONFIG_ISO_PARTITION
76
77#define CONFIG_TIMESTAMP /* Print image info with timestamp */
78
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -050079
m8098138d2005-08-09 14:52:00 +020080/*
Jon Loeliger140b69c2007-07-10 09:38:02 -050081 * BOOTP options
82 */
83#define CONFIG_BOOTP_BOOTFILESIZE
84#define CONFIG_BOOTP_BOOTPATH
85#define CONFIG_BOOTP_GATEWAY
86#define CONFIG_BOOTP_HOSTNAME
87
88
89/*
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -050090 * Command line configuration.
m8098138d2005-08-09 14:52:00 +020091 */
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -050092#include <config_cmd_default.h>
m8098138d2005-08-09 14:52:00 +020093
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -050094#define CONFIG_CMD_EEPROM
95#define CONFIG_CMD_FAT
96#define CONFIG_CMD_I2C
97#define CONFIG_CMD_NFS
98#define CONFIG_CMD_MII
99#define CONFIG_CMD_PING
Jon Loeliger140b69c2007-07-10 09:38:02 -0500100#define CONFIG_CMD_PCI
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -0500101
m8098138d2005-08-09 14:52:00 +0200102
103#if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
104# define CFG_LOWBOOT 1
105#else
106# error "TEXT_BASE must be 0xFF000000"
107#endif
108
109/*
110 * Autobooting
111 */
112#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
113
114#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100115 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
m8098138d2005-08-09 14:52:00 +0200116 "echo"
117
118#undef CONFIG_BOOTARGS
119
120#define CONFIG_EXTRA_ENV_SETTINGS \
121 "netdev=eth0\0" \
122 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100123 "nfsroot=${serverip}:${rootpath}\0" \
m8098138d2005-08-09 14:52:00 +0200124 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100125 "addip=setenv bootargs ${bootargs} " \
126 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
127 ":${hostname}:${netdev}:off panic=1\0" \
m8098138d2005-08-09 14:52:00 +0200128 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100129 "bootm ${kernel_addr}\0" \
m8098138d2005-08-09 14:52:00 +0200130 "flash_self=run ramargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100131 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
132 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
m8098138d2005-08-09 14:52:00 +0200133 "rootpath=/opt/eldk/ppc_82xx\0" \
134 "bootfile=/tftpboot/MPC5200/uImage\0" \
135 ""
136
137#define CONFIG_BOOTCOMMAND "run flash_self"
138
139#if defined(CONFIG_MPC5200)
140/*
141 * IPB Bus clocking configuration.
142 */
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200143#define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Marian Balakowicz212480d2005-11-27 20:15:41 +0100144
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200145#if defined(CFG_IPBCLK_EQUALS_XLBCLK)
Marian Balakowicz212480d2005-11-27 20:15:41 +0100146/*
147 * PCI Bus clocking configuration
148 *
149 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200150 * CFG_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
151 * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
Marian Balakowicz212480d2005-11-27 20:15:41 +0100152 */
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200153#define CFG_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
Marian Balakowicz212480d2005-11-27 20:15:41 +0100154#endif
m8098138d2005-08-09 14:52:00 +0200155#endif
Marian Balakowicz212480d2005-11-27 20:15:41 +0100156
m8098138d2005-08-09 14:52:00 +0200157/*
158 * I2C configuration
159 */
160#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
161#define CFG_I2C_MODULE 1 /* Select I2C module #1 or #2 */
162
163#define CFG_I2C_SPEED 100000 /* 100 kHz */
164#define CFG_I2C_SLAVE 0x7F
165
166/*
m891523f12005-08-11 15:56:59 +0200167 * EEPROM configuration:
168 *
169 * O2DNT board is equiped with Ramtron FRAM device FM24CL16
170 * 16 Kib Ferroelectric Nonvolatile serial RAM memory
171 * organized as 2048 x 8 bits and addressable as eight I2C devices
172 * 0x50 ... 0x57 each 256 bytes in size
173 *
m8098138d2005-08-09 14:52:00 +0200174 */
m8a484c602005-08-12 21:16:13 +0200175#define CFG_I2C_FRAM
m8098138d2005-08-09 14:52:00 +0200176#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
177#define CFG_I2C_EEPROM_ADDR_LEN 1
178#define CFG_EEPROM_PAGE_WRITE_BITS 3
m891523f12005-08-11 15:56:59 +0200179/*
180 * There is no write delay with FRAM, write operations are performed at bus
181 * speed. Thus, no status polling or write delay is needed.
182 */
183/*#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70*/
184
m8098138d2005-08-09 14:52:00 +0200185
186/*
187 * Flash configuration
188 */
189#define CFG_FLASH_BASE 0xFF000000
190#define CFG_FLASH_SIZE 0x01000000
191#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
192
193#define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
194#define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
195
196#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
197#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
m8d445d872005-08-11 10:10:30 +0200198#define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
199#define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
m8098138d2005-08-09 14:52:00 +0200200
201/*
202 * Environment settings
203 */
204#define CFG_ENV_IS_IN_FLASH 1
205#define CFG_ENV_SIZE 0x20000
206#define CFG_ENV_SECT_SIZE 0x20000
207#define CONFIG_ENV_OVERWRITE 1
208
209/*
210 * Memory map
211 */
212#define CFG_MBAR 0xF0000000
213#define CFG_SDRAM_BASE 0x00000000
214#define CFG_DEFAULT_MBAR 0x80000000
215
216/* Use SRAM until RAM will be available */
217#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
218#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
219
220
221#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
222#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
223#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
224
225#define CFG_MONITOR_BASE TEXT_BASE
226#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
227#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
228#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
229
230/*
231 * Ethernet configuration
232 */
233#define CONFIG_MPC5xxx_FEC 1
234/*
235 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
236 */
237/* #define CONFIG_FEC_10MBIT 1 */
238#define CONFIG_PHY_ADDR 0x00
239
240/*
241 * GPIO configuration
242 */
Wolfgang Denke4e5e4e2005-08-19 00:46:54 +0200243/*#define CFG_GPS_PORT_CONFIG 0x10002004 */
Marian Balakowicz5534c192005-12-06 20:33:07 +0100244#define CFG_GPS_PORT_CONFIG 0x00002006 /* no CAN */
m8098138d2005-08-09 14:52:00 +0200245
246/*
247 * Miscellaneous configurable options
248 */
249#define CFG_LONGHELP /* undef to save memory */
250#define CFG_PROMPT "=> " /* Monitor Command Prompt */
251
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -0500252#if defined(CONFIG_CMD_KGDB)
m8098138d2005-08-09 14:52:00 +0200253#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
254#else
255#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
256#endif
257#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
258#define CFG_MAXARGS 16 /* max number of command args */
259#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
260
261#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
262#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
263
264#define CFG_LOAD_ADDR 0x100000 /* default load address */
265
266#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
267
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -0500268#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
269#if defined(CONFIG_CMD_KGDB)
270# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
271#endif
272
m8098138d2005-08-09 14:52:00 +0200273/*
274 * Various low-level settings
275 */
276#if defined(CONFIG_MPC5200)
277#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
278#define CFG_HID0_FINAL HID0_ICE
279#else
280#define CFG_HID0_INIT 0
281#define CFG_HID0_FINAL 0
282#endif
283
284#define CFG_BOOTCS_START CFG_FLASH_BASE
285#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
Marian Balakowicz212480d2005-11-27 20:15:41 +0100286
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200287#ifdef CFG_PCICLK_EQUALS_IPBCLK_DIV2
Wolfgang Denkf6a692b2005-12-04 00:40:34 +0100288/*
Marian Balakowicz212480d2005-11-27 20:15:41 +0100289 * For 66 MHz PCI clock additional Wait State is needed for CS0 (flash).
290 */
291#define CFG_BOOTCS_CFG 0x00057801 /* for pci_clk = 66 MHz */
292#else
293#define CFG_BOOTCS_CFG 0x00047801 /* for pci_clk = 33 MHz */
294#endif
295
m8098138d2005-08-09 14:52:00 +0200296#define CFG_CS0_START CFG_FLASH_BASE
297#define CFG_CS0_SIZE CFG_FLASH_SIZE
298
299#define CFG_CS_BURST 0x00000000
300#define CFG_CS_DEADCYCLE 0x33333333
301
302#define CFG_RESET_ADDRESS 0xff000000
303
304#endif /* __CONFIG_H */