blob: 55381dbecedab5ad017d77bdc81320ccc68f577e [file] [log] [blame]
developer301212f2022-09-09 19:59:48 +08001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2022 MediaTek Inc. All Rights Reserved.
4 *
5 * Author: Mingming Lee <Mingming.Lee@mediatek.com>
6 *
7 * MediaTek I2C Interface driver
8 */
9
10#include <clk.h>
11#include <cpu_func.h>
12#include <dm.h>
13#include <i2c.h>
14#include <log.h>
15#include <asm/cache.h>
16#include <asm/io.h>
17#include <linux/delay.h>
18#include <linux/errno.h>
19
20#define I2C_RS_TRANSFER BIT(4)
21#define I2C_HS_NACKERR BIT(2)
22#define I2C_ACKERR BIT(1)
23#define I2C_TRANSAC_COMP BIT(0)
24#define I2C_TRANSAC_START BIT(0)
25#define I2C_RS_MUL_CNFG BIT(15)
26#define I2C_RS_MUL_TRIG BIT(14)
27#define I2C_DCM_DISABLE 0x0000
28#define I2C_IO_CONFIG_OPEN_DRAIN 0x0003
29#define I2C_IO_CONFIG_PUSH_PULL 0x0000
30#define I2C_SOFT_RST 0x0001
31#define I2C_FIFO_ADDR_CLR 0x0001
32#define I2C_DELAY_LEN 0x0002
33#define I2C_ST_START_CON 0x8001
34#define I2C_FS_START_CON 0x1800
35#define I2C_TIME_CLR_VALUE 0x0000
36#define I2C_TIME_DEFAULT_VALUE 0x0003
37#define I2C_WRRD_TRANAC_VALUE 0x0002
38#define I2C_RD_TRANAC_VALUE 0x0001
39
40#define I2C_DMA_CON_TX 0x0000
41#define I2C_DMA_CON_RX 0x0001
42#define I2C_DMA_START_EN 0x0001
43#define I2C_DMA_INT_FLAG_NONE 0x0000
44#define I2C_DMA_CLR_FLAG 0x0000
45#define I2C_DMA_TX_RX 0x0000
46#define I2C_DMA_HARD_RST 0x0002
47
48#define MAX_ST_MODE_SPEED 100000
49#define MAX_FS_MODE_SPEED 400000
50#define MAX_HS_MODE_SPEED 3400000
51#define MAX_SAMPLE_CNT_DIV 8
52#define MAX_STEP_CNT_DIV 64
53#define MAX_HS_STEP_CNT_DIV 8
54#define I2C_DEFAULT_CLK_DIV 4
55
56#define MAX_I2C_ADDR 0x7f
57#define MAX_I2C_LEN 0xff
58#define TRANS_ADDR_ONLY BIT(8)
59#define TRANSFER_TIMEOUT 50000 /* us */
60#define I2C_FIFO_STAT1_MASK 0x001f
61#define TIMING_SAMPLE_OFFSET 8
62#define HS_SAMPLE_OFFSET 12
63#define HS_STEP_OFFSET 8
64
65#define I2C_CONTROL_WRAPPER BIT(0)
66#define I2C_CONTROL_RS BIT(1)
67#define I2C_CONTROL_DMA_EN BIT(2)
68#define I2C_CONTROL_CLK_EXT_EN BIT(3)
69#define I2C_CONTROL_DIR_CHANGE BIT(4)
70#define I2C_CONTROL_ACKERR_DET_EN BIT(5)
71#define I2C_CONTROL_TRANSFER_LEN_CHANGE BIT(6)
72#define I2C_CONTROL_DMAACK BIT(8)
73#define I2C_CONTROL_ASYNC BIT(9)
74
75#define I2C_MASTER_WR BIT(0)
76#define I2C_MASTER_RD BIT(1)
77#define I2C_MASTER_WRRD (I2C_MASTER_WR | I2C_MASTER_RD)
78
79enum I2C_REGS_OFFSET {
80 REG_PORT,
81 REG_SLAVE_ADDR,
82 REG_INTR_MASK,
83 REG_INTR_STAT,
84 REG_CONTROL,
85 REG_TRANSFER_LEN,
86 REG_TRANSAC_LEN,
87 REG_DELAY_LEN,
88 REG_TIMING,
89 REG_START,
90 REG_EXT_CONF,
91 REG_FIFO_STAT1,
92 REG_LTIMING,
93 REG_FIFO_STAT,
94 REG_FIFO_THRESH,
95 REG_FIFO_ADDR_CLR,
96 REG_IO_CONFIG,
97 REG_RSV_DEBUG,
98 REG_HS,
99 REG_SOFTRESET,
100 REG_DCM_EN,
101 REG_PATH_DIR,
102 REG_DEBUGSTAT,
103 REG_DEBUGCTRL,
104 REG_TRANSFER_LEN_AUX,
105 REG_CLOCK_DIV,
106 REG_SCL_HL_RATIO,
107 REG_SCL_HS_HL_RATIO,
108 REG_SCL_MIS_COMP_POINT,
109 REG_STA_STOP_AC_TIME,
110 REG_HS_STA_STOP_AC_TIME,
111 REG_DATA_TIME,
112};
113
114enum DMA_REGS_OFFSET {
115 REG_INT_FLAG = 0x0,
116 REG_INT_EN = 0x04,
117 REG_EN = 0x08,
118 REG_RST = 0x0c,
119 REG_CON = 0x18,
120 REG_TX_MEM_ADDR = 0x1c,
121 REG_RX_MEM_ADDR = 0x20,
122 REG_TX_LEN = 0x24,
123 REG_RX_LEN = 0x28,
124};
125
126static const uint mt_i2c_regs_v1[] = {
127 [REG_PORT] = 0x0,
128 [REG_SLAVE_ADDR] = 0x4,
129 [REG_INTR_MASK] = 0x8,
130 [REG_INTR_STAT] = 0xc,
131 [REG_CONTROL] = 0x10,
132 [REG_TRANSFER_LEN] = 0x14,
133 [REG_TRANSAC_LEN] = 0x18,
134 [REG_DELAY_LEN] = 0x1c,
135 [REG_TIMING] = 0x20,
136 [REG_START] = 0x24,
137 [REG_EXT_CONF] = 0x28,
138 [REG_FIFO_STAT1] = 0x2c,
139 [REG_FIFO_STAT] = 0x30,
140 [REG_FIFO_THRESH] = 0x34,
141 [REG_FIFO_ADDR_CLR] = 0x38,
142 [REG_IO_CONFIG] = 0x40,
143 [REG_RSV_DEBUG] = 0x44,
144 [REG_HS] = 0x48,
145 [REG_SOFTRESET] = 0x50,
developer301212f2022-09-09 19:59:48 +0800146 [REG_DCM_EN] = 0x54,
147 [REG_DEBUGSTAT] = 0x64,
148 [REG_DEBUGCTRL] = 0x68,
149 [REG_TRANSFER_LEN_AUX] = 0x6c,
150 [REG_CLOCK_DIV] = 0x70,
151 [REG_SCL_HL_RATIO] = 0x74,
152 [REG_SCL_HS_HL_RATIO] = 0x78,
153 [REG_SCL_MIS_COMP_POINT] = 0x7c,
154 [REG_STA_STOP_AC_TIME] = 0x80,
155 [REG_HS_STA_STOP_AC_TIME] = 0x84,
156 [REG_DATA_TIME] = 0x88,
157};
158
159static const uint mt_i2c_regs_v2[] = {
160 [REG_PORT] = 0x0,
161 [REG_SLAVE_ADDR] = 0x4,
162 [REG_INTR_MASK] = 0x8,
163 [REG_INTR_STAT] = 0xc,
164 [REG_CONTROL] = 0x10,
165 [REG_TRANSFER_LEN] = 0x14,
166 [REG_TRANSAC_LEN] = 0x18,
167 [REG_DELAY_LEN] = 0x1c,
168 [REG_TIMING] = 0x20,
169 [REG_START] = 0x24,
170 [REG_EXT_CONF] = 0x28,
171 [REG_LTIMING] = 0x2c,
172 [REG_HS] = 0x30,
173 [REG_IO_CONFIG] = 0x34,
174 [REG_FIFO_ADDR_CLR] = 0x38,
175 [REG_TRANSFER_LEN_AUX] = 0x44,
176 [REG_CLOCK_DIV] = 0x48,
177 [REG_SOFTRESET] = 0x50,
178 [REG_DEBUGSTAT] = 0xe0,
179 [REG_DEBUGCTRL] = 0xe8,
180 [REG_FIFO_STAT] = 0xf4,
181 [REG_FIFO_THRESH] = 0xf8,
182 [REG_DCM_EN] = 0xf88,
183};
184
developer406fd422023-07-19 17:16:15 +0800185static const uint mt_i2c_regs_v3[] = {
186 [REG_PORT] = 0x0,
187 [REG_INTR_MASK] = 0x8,
188 [REG_INTR_STAT] = 0xc,
189 [REG_CONTROL] = 0x10,
190 [REG_TRANSFER_LEN] = 0x14,
191 [REG_TRANSAC_LEN] = 0x18,
192 [REG_DELAY_LEN] = 0x1c,
193 [REG_TIMING] = 0x20,
194 [REG_START] = 0x24,
195 [REG_EXT_CONF] = 0x28,
196 [REG_LTIMING] = 0x2c,
197 [REG_HS] = 0x30,
198 [REG_IO_CONFIG] = 0x34,
199 [REG_FIFO_ADDR_CLR] = 0x38,
200 [REG_TRANSFER_LEN_AUX] = 0x44,
201 [REG_CLOCK_DIV] = 0x48,
202 [REG_SOFTRESET] = 0x50,
203 [REG_SLAVE_ADDR] = 0x94,
204 [REG_DEBUGSTAT] = 0xe4,
205 [REG_DEBUGCTRL] = 0xe8,
206 [REG_FIFO_STAT] = 0xf4,
207 [REG_FIFO_THRESH] = 0xf8,
208 [REG_DCM_EN] = 0xf88,
209};
210
developer301212f2022-09-09 19:59:48 +0800211struct mtk_i2c_soc_data {
212 const uint *regs;
213 uint dma_sync: 1;
developer406fd422023-07-19 17:16:15 +0800214 uint ltiming_adjust: 1;
developer301212f2022-09-09 19:59:48 +0800215};
216
217struct mtk_i2c_priv {
218 /* set in i2c probe */
219 void __iomem *base; /* i2c base addr */
220 void __iomem *pdmabase; /* dma base address*/
221 struct clk clk_main; /* main clock for i2c bus */
222 struct clk clk_dma; /* DMA clock for i2c via DMA */
Christian Marangifa4c7662024-06-24 23:03:31 +0200223 struct clk clk_arb; /* DMA clock for i2c ARB */
224 struct clk clk_pmic; /* DMA clock for i2c PMIC */
developer301212f2022-09-09 19:59:48 +0800225 const struct mtk_i2c_soc_data *soc_data; /* Compatible data for different IC */
226 int op; /* operation mode */
227 bool zero_len; /* Only transfer slave address, no data */
228 bool pushpull; /* push pull mode or open drain mode */
229 bool filter_msg; /* filter msg error log */
230 bool auto_restart; /* restart mode */
231 bool ignore_restart_irq; /* ignore restart IRQ */
232 uint speed; /* i2c speed, unit: hz */
233};
234
235static inline void i2c_writel(struct mtk_i2c_priv *priv, uint reg, uint value)
236{
237 u32 offset = priv->soc_data->regs[reg];
238
239 writel(value, priv->base + offset);
240}
241
242static inline uint i2c_readl(struct mtk_i2c_priv *priv, uint offset)
243{
244 return readl(priv->base + priv->soc_data->regs[offset]);
245}
246
247static int mtk_i2c_clk_enable(struct mtk_i2c_priv *priv)
248{
249 int ret;
250
251 ret = clk_enable(&priv->clk_main);
252 if (ret)
253 return log_msg_ret("enable clk_main", ret);
254
255 ret = clk_enable(&priv->clk_dma);
256 if (ret)
257 return log_msg_ret("enable clk_dma", ret);
258
Christian Marangifa4c7662024-06-24 23:03:31 +0200259 if (priv->clk_arb.dev) {
260 ret = clk_enable(&priv->clk_arb);
261 if (ret)
262 return log_msg_ret("enable clk_arb", ret);
263 }
264
265 if (priv->clk_pmic.dev) {
266 ret = clk_enable(&priv->clk_pmic);
267 if (ret)
268 return log_msg_ret("enable clk_pmic", ret);
269 }
270
developer301212f2022-09-09 19:59:48 +0800271 return 0;
272}
273
274static int mtk_i2c_clk_disable(struct mtk_i2c_priv *priv)
275{
276 int ret;
277
Christian Marangifa4c7662024-06-24 23:03:31 +0200278 if (priv->clk_pmic.dev) {
279 ret = clk_disable(&priv->clk_pmic);
280 if (ret)
281 return log_msg_ret("disable clk_pmic", ret);
282 }
283
284 if (priv->clk_arb.dev) {
285 ret = clk_disable(&priv->clk_arb);
286 if (ret)
287 return log_msg_ret("disable clk_arb", ret);
288 }
289
developer301212f2022-09-09 19:59:48 +0800290 ret = clk_disable(&priv->clk_dma);
291 if (ret)
292 return log_msg_ret("disable clk_dma", ret);
293
294 ret = clk_disable(&priv->clk_main);
295 if (ret)
296 return log_msg_ret("disable clk_main", ret);
297
298 return 0;
299}
300
301static void mtk_i2c_init_hw(struct mtk_i2c_priv *priv)
302{
303 uint control_reg;
304
305 writel(I2C_DMA_HARD_RST, priv->pdmabase + REG_RST);
306 writel(I2C_DMA_CLR_FLAG, priv->pdmabase + REG_RST);
307 i2c_writel(priv, REG_SOFTRESET, I2C_SOFT_RST);
308 /* set ioconfig */
309 if (priv->pushpull)
310 i2c_writel(priv, REG_IO_CONFIG, I2C_IO_CONFIG_PUSH_PULL);
311 else
312 i2c_writel(priv, REG_IO_CONFIG, I2C_IO_CONFIG_OPEN_DRAIN);
313
314 i2c_writel(priv, REG_DCM_EN, I2C_DCM_DISABLE);
315 control_reg = I2C_CONTROL_ACKERR_DET_EN | I2C_CONTROL_CLK_EXT_EN;
316 if (priv->soc_data->dma_sync)
317 control_reg |= I2C_CONTROL_DMAACK | I2C_CONTROL_ASYNC;
318 i2c_writel(priv, REG_CONTROL, control_reg);
319 i2c_writel(priv, REG_DELAY_LEN, I2C_DELAY_LEN);
320}
321
322/*
323 * Calculate i2c port speed
324 *
325 * Hardware design:
326 * i2c_bus_freq = parent_clk / (clock_div * 2 * sample_cnt * step_cnt)
327 * clock_div: fixed in hardware, but may be various in different SoCs
328 *
329 * The calculation want to pick the highest bus frequency that is still
330 * less than or equal to target_speed. The calculation try to get
331 * sample_cnt and step_cn
332 * @param[in]
333 * clk_src: i2c clock source
334 * @param[out]
335 * timing_step_cnt: step cnt calculate result
336 * @param[out]
337 * timing_sample_cnt: sample cnt calculate result
338 * @return
339 * 0, set speed successfully.
340 * -EINVAL, Unsupported speed.
341 */
342static int mtk_i2c_calculate_speed(uint clk_src,
343 uint target_speed,
344 uint *timing_step_cnt,
345 uint *timing_sample_cnt)
346{
347 uint base_sample_cnt = MAX_SAMPLE_CNT_DIV;
348 uint base_step_cnt;
349 uint max_step_cnt;
350 uint sample_cnt;
351 uint step_cnt;
352 uint opt_div;
353 uint best_mul;
354 uint cnt_mul;
355
356 if (target_speed > MAX_HS_MODE_SPEED)
357 target_speed = MAX_HS_MODE_SPEED;
358
359 if (target_speed > MAX_FS_MODE_SPEED)
360 max_step_cnt = MAX_HS_STEP_CNT_DIV;
361 else
362 max_step_cnt = MAX_STEP_CNT_DIV;
363
364 base_step_cnt = max_step_cnt;
365 /* Find the best combination */
366 opt_div = DIV_ROUND_UP(clk_src >> 1, target_speed);
367 best_mul = MAX_SAMPLE_CNT_DIV * max_step_cnt;
368
369 /*
370 * Search for the best pair (sample_cnt, step_cnt) with
371 * 0 < sample_cnt < MAX_SAMPLE_CNT_DIV
372 * 0 < step_cnt < max_step_cnt
373 * sample_cnt * step_cnt >= opt_div
374 * optimizing for sample_cnt * step_cnt being minimal
375 */
376 for (sample_cnt = 1; sample_cnt <= MAX_SAMPLE_CNT_DIV; sample_cnt++) {
377 step_cnt = DIV_ROUND_UP(opt_div, sample_cnt);
378 cnt_mul = step_cnt * sample_cnt;
379 if (step_cnt > max_step_cnt)
380 continue;
381
382 if (cnt_mul < best_mul) {
383 best_mul = cnt_mul;
384 base_sample_cnt = sample_cnt;
385 base_step_cnt = step_cnt;
386 if (best_mul == opt_div)
387 break;
388 }
389 }
390
391 sample_cnt = base_sample_cnt;
392 step_cnt = base_step_cnt;
393
394 if ((clk_src / (2 * sample_cnt * step_cnt)) > target_speed) {
395 /*
396 * In this case, hardware can't support such
397 * low i2c_bus_freq
398 */
399 debug("Unsupported speed(%uhz)\n", target_speed);
400 return log_msg_ret("calculate speed", -EINVAL);
401 }
402
403 *timing_step_cnt = step_cnt - 1;
404 *timing_sample_cnt = sample_cnt - 1;
405
406 return 0;
407}
408
409/*
410 * mtk_i2c_set_speed
411 *
412 * @par Description
413 * Calculate i2c speed and write sample_cnt, step_cnt to TIMING register.
414 * @param[in]
415 * dev: udevice pointer, struct udevice contains i2c source clock,
416 * clock divide and speed.
417 * @return
418 * 0, set speed successfully.\n
419 * error code from mtk_i2c_calculate_speed().
420 */
421static int mtk_i2c_set_speed(struct udevice *dev, uint speed)
422{
423 struct mtk_i2c_priv *priv = dev_get_priv(dev);
424 uint high_speed_reg;
425 uint sample_cnt;
426 uint timing_reg;
427 uint step_cnt;
428 uint clk_src;
429 int ret = 0;
430
431 priv->speed = speed;
432 if (mtk_i2c_clk_enable(priv))
433 return log_msg_ret("set_speed enable clk", -1);
434
435 clk_src = clk_get_rate(&priv->clk_main) / I2C_DEFAULT_CLK_DIV;
436 i2c_writel(priv, REG_CLOCK_DIV, (I2C_DEFAULT_CLK_DIV - 1));
437 if (priv->speed > MAX_FS_MODE_SPEED) {
438 /* Set master code speed register */
439 ret = mtk_i2c_calculate_speed(clk_src, MAX_FS_MODE_SPEED,
440 &step_cnt, &sample_cnt);
441 if (ret < 0)
442 goto exit;
443
444 timing_reg = (sample_cnt << TIMING_SAMPLE_OFFSET) | step_cnt;
445 i2c_writel(priv, REG_TIMING, timing_reg);
446 /* Set the high speed mode register */
447 ret = mtk_i2c_calculate_speed(clk_src, priv->speed,
448 &step_cnt, &sample_cnt);
449 if (ret < 0)
450 goto exit;
451
452 high_speed_reg = I2C_TIME_DEFAULT_VALUE |
453 (sample_cnt << HS_SAMPLE_OFFSET) |
454 (step_cnt << HS_STEP_OFFSET);
455 i2c_writel(priv, REG_HS, high_speed_reg);
developer406fd422023-07-19 17:16:15 +0800456 if (priv->soc_data->ltiming_adjust) {
457 timing_reg = (sample_cnt << 12) | (step_cnt << 9);
458 i2c_writel(priv, REG_LTIMING, timing_reg);
459 }
developer301212f2022-09-09 19:59:48 +0800460 } else {
461 ret = mtk_i2c_calculate_speed(clk_src, priv->speed,
462 &step_cnt, &sample_cnt);
463 if (ret < 0)
464 goto exit;
465
466 timing_reg = (sample_cnt << TIMING_SAMPLE_OFFSET) | step_cnt;
467 /* Disable the high speed transaction */
468 high_speed_reg = I2C_TIME_CLR_VALUE;
469 i2c_writel(priv, REG_TIMING, timing_reg);
470 i2c_writel(priv, REG_HS, high_speed_reg);
developer406fd422023-07-19 17:16:15 +0800471 if (priv->soc_data->ltiming_adjust) {
472 timing_reg = (sample_cnt << 6) | step_cnt;
473 i2c_writel(priv, REG_LTIMING, timing_reg);
474 }
developer301212f2022-09-09 19:59:48 +0800475 }
developer406fd422023-07-19 17:16:15 +0800476
developer301212f2022-09-09 19:59:48 +0800477exit:
478 if (mtk_i2c_clk_disable(priv))
479 return log_msg_ret("set_speed disable clk", -1);
480
481 return ret;
482}
483
484/*
485 * mtk_i2c_do_transfer
486 *
487 * @par Description
488 * Configure i2c register and trigger transfer.
489 * @param[in]
490 * priv: mtk_i2cmtk_i2c_priv pointer, struct mtk_i2c_priv contains register base\n
491 * address, operation mode, interrupt status and i2c driver data.
492 * @param[in]
493 * msgs: i2c_msg pointer, struct i2c_msg contains slave\n
494 * address, operation mode, msg length and data buffer.
495 * @param[in]
496 * num: i2c_msg number.
497 * @param[in]
498 * left_num: left i2c_msg number.
499 * @return
500 * 0, i2c transfer successfully.\n
501 * -ETIMEDOUT, i2c transfer timeout.\n
502 * -EREMOTEIO, i2c transfer ack error.
503 */
504static int mtk_i2c_do_transfer(struct mtk_i2c_priv *priv,
505 struct i2c_msg *msgs,
506 int num, int left_num)
507{
508 struct i2c_msg *msg_rx = NULL;
509 uint restart_flag = 0;
510 uint trans_error = 0;
511 uint irq_stat = 0;
512 uint tmo_poll = 0;
513 uint control_reg;
514 bool tmo = false;
515 uint start_reg;
516 uint addr_reg;
517 int ret = 0;
518
519 if (priv->auto_restart)
520 restart_flag = I2C_RS_TRANSFER;
521
522 control_reg = i2c_readl(priv, REG_CONTROL) &
523 ~(I2C_CONTROL_DIR_CHANGE | I2C_CONTROL_RS);
524
525 if (priv->speed > MAX_FS_MODE_SPEED || num > 1)
526 control_reg |= I2C_CONTROL_RS;
527
528 if (priv->op == I2C_MASTER_WRRD)
529 control_reg |= I2C_CONTROL_DIR_CHANGE | I2C_CONTROL_RS;
530
531 control_reg |= I2C_CONTROL_DMA_EN;
532 i2c_writel(priv, REG_CONTROL, control_reg);
533
534 /* set start condition */
535 if (priv->speed <= MAX_ST_MODE_SPEED)
536 i2c_writel(priv, REG_EXT_CONF, I2C_ST_START_CON);
537 else
538 i2c_writel(priv, REG_EXT_CONF, I2C_FS_START_CON);
539
540 addr_reg = msgs->addr << 1;
541 if (priv->op == I2C_MASTER_RD)
542 addr_reg |= I2C_M_RD;
543 if (priv->zero_len)
544 i2c_writel(priv, REG_SLAVE_ADDR, addr_reg | TRANS_ADDR_ONLY);
545 else
546 i2c_writel(priv, REG_SLAVE_ADDR, addr_reg);
547
548 /* clear interrupt status */
549 i2c_writel(priv, REG_INTR_STAT, restart_flag | I2C_HS_NACKERR |
550 I2C_ACKERR | I2C_TRANSAC_COMP);
551 i2c_writel(priv, REG_FIFO_ADDR_CLR, I2C_FIFO_ADDR_CLR);
552
553 /* enable interrupt */
554 i2c_writel(priv, REG_INTR_MASK, restart_flag | I2C_HS_NACKERR |
555 I2C_ACKERR | I2C_TRANSAC_COMP);
556
557 /* set transfer and transaction len */
558 if (priv->op == I2C_MASTER_WRRD) {
559 i2c_writel(priv, REG_TRANSFER_LEN, msgs->len);
560 i2c_writel(priv, REG_TRANSFER_LEN_AUX, (msgs + 1)->len);
561 i2c_writel(priv, REG_TRANSAC_LEN, I2C_WRRD_TRANAC_VALUE);
562 } else {
563 i2c_writel(priv, REG_TRANSFER_LEN, msgs->len);
564 i2c_writel(priv, REG_TRANSAC_LEN, num);
565 }
566
567 /* Clear DMA interrupt flag */
568 writel(I2C_DMA_INT_FLAG_NONE, priv->pdmabase + REG_INT_FLAG);
569
570 /* Flush cache for first msg */
571 flush_cache((ulong)msgs->buf, msgs->len);
572
573 /*
574 * prepare buffer data to start transfer
575 * three cases here: read, write, write then read
576 */
577 if (priv->op & I2C_MASTER_WR) {
578 /* Set DMA direction TX (w/ or w/o RX) */
579 writel(I2C_DMA_CON_TX, priv->pdmabase + REG_CON);
580
581 /* Write the tx buffer address to dma register */
582 writel((ulong)msgs->buf, priv->pdmabase + REG_TX_MEM_ADDR);
583 /* Write the tx length to dma register */
584 writel(msgs->len, priv->pdmabase + REG_TX_LEN);
585
586 if (priv->op & I2C_MASTER_RD) {
587 /* write then read */
588 msg_rx = msgs + 1;
589
590 /* Flush cache for second msg */
591 flush_cache((ulong)msg_rx->buf, msg_rx->len);
592 }
593 }
594
595 if (priv->op & I2C_MASTER_RD) {
596 if (!msg_rx) {
597 /* Set DMA direction RX */
598 writel(I2C_DMA_CON_RX, priv->pdmabase + REG_CON);
599
600 msg_rx = msgs;
601 }
602
603 /* Write the rx buffer address to dma register */
604 writel((ulong)msg_rx->buf, priv->pdmabase + REG_RX_MEM_ADDR);
605 /* Write the rx length to dma register */
606 writel(msg_rx->len, priv->pdmabase + REG_RX_LEN);
607 }
608
609 writel(I2C_DMA_START_EN, priv->pdmabase + REG_EN);
610
611 if (!priv->auto_restart) {
612 start_reg = I2C_TRANSAC_START;
613 } else {
614 start_reg = I2C_TRANSAC_START | I2C_RS_MUL_TRIG;
615 if (left_num >= 1)
616 start_reg |= I2C_RS_MUL_CNFG;
617 }
618 i2c_writel(priv, REG_START, start_reg);
619
620 for (;;) {
621 irq_stat = i2c_readl(priv, REG_INTR_STAT);
622
623 /* ignore the first restart irq after the master code */
624 if (priv->ignore_restart_irq && (irq_stat & restart_flag)) {
625 priv->ignore_restart_irq = false;
626 irq_stat = 0;
627 i2c_writel(priv, REG_START, I2C_RS_MUL_CNFG |
628 I2C_RS_MUL_TRIG | I2C_TRANSAC_START);
629 }
630
631 if (irq_stat & (I2C_TRANSAC_COMP | restart_flag)) {
632 tmo = false;
633 if (irq_stat & (I2C_HS_NACKERR | I2C_ACKERR))
634 trans_error = 1;
635
636 break;
637 }
638 udelay(1);
639 if (tmo_poll++ >= TRANSFER_TIMEOUT) {
640 tmo = true;
641 break;
642 }
643 }
644
645 /* clear interrupt mask */
646 i2c_writel(priv, REG_INTR_MASK, ~(restart_flag | I2C_HS_NACKERR |
647 I2C_ACKERR | I2C_TRANSAC_COMP));
648
Francois Berder59f16132023-09-08 18:47:46 +0200649 if (tmo || trans_error != 0) {
developer301212f2022-09-09 19:59:48 +0800650 if (tmo) {
651 ret = -ETIMEDOUT;
652 if (!priv->filter_msg)
653 debug("I2C timeout! addr: 0x%x,\n", msgs->addr);
654 } else {
655 ret = -EREMOTEIO;
656 if (!priv->filter_msg)
657 debug("I2C ACKERR! addr: 0x%x,IRQ:0x%x\n",
658 msgs->addr, irq_stat);
659 }
660 mtk_i2c_init_hw(priv);
661 }
662
663 return ret;
664}
665
666/*
667 * mtk_i2c_transfer
668 *
669 * @par Description
670 * Common i2c transfer API. Set i2c transfer mode according to i2c_msg\n
671 * information, then call mtk_i2c_do_transfer() to configure i2c register\n
672 * and trigger transfer.
673 * @param[in]
674 * dev: udevice pointer, struct udevice contains struct mtk_i2c_priv, \n
675 * struct mtk_i2c_priv contains register base\n
676 * address, operation mode, interrupt status and i2c driver data.
677 * @param[in]
678 * msgs: i2c_msg pointer, struct i2c_msg contains slave\n
679 * address, operation mode, msg length and data buffer.
680 * @param[in]
681 * num: i2c_msg number.
682 * @return
683 * i2c_msg number, i2c transfer successfully.\n
684 * -EINVAL, msg length is more than 16\n
685 * use DMA MODE or slave address more than 0x7f.\n
686 * error code from mtk_i2c_init_base().\n
687 * error code from mtk_i2c_set_speed().\n
688 * error code from mtk_i2c_do_transfer().
689 */
690static int mtk_i2c_transfer(struct udevice *dev, struct i2c_msg *msg,
691 int nmsgs)
692{
693 struct mtk_i2c_priv *priv = dev_get_priv(dev);
694 int left_num;
695 uint num_cnt;
696 int ret;
697
698 priv->auto_restart = true;
699 left_num = nmsgs;
700 if (mtk_i2c_clk_enable(priv))
701 return log_msg_ret("transfer enable clk", -1);
702
703 for (num_cnt = 0; num_cnt < nmsgs; num_cnt++) {
704 if (((msg + num_cnt)->addr) > MAX_I2C_ADDR) {
705 ret = -EINVAL;
706 goto err_exit;
707 }
708 if ((msg + num_cnt)->len > MAX_I2C_LEN) {
709 ret = -EINVAL;
710 goto err_exit;
711 }
712 }
713
714 /* check if we can skip restart and optimize using WRRD mode */
715 if (priv->auto_restart && nmsgs == 2) {
716 if (!(msg[0].flags & I2C_M_RD) && (msg[1].flags & I2C_M_RD) &&
717 msg[0].addr == msg[1].addr) {
718 priv->auto_restart = false;
719 }
720 }
721
722 if (priv->auto_restart && nmsgs >= 2 && priv->speed > MAX_FS_MODE_SPEED)
723 /* ignore the first restart irq after the master code,
724 * otherwise the first transfer will be discarded.
725 */
726 priv->ignore_restart_irq = true;
727 else
728 priv->ignore_restart_irq = false;
729
730 while (left_num--) {
731 /* transfer slave address only to support devices detect */
732 if (!msg->buf)
733 priv->zero_len = true;
734 else
735 priv->zero_len = false;
736
737 if (msg->flags & I2C_M_RD)
738 priv->op = I2C_MASTER_RD;
739 else
740 priv->op = I2C_MASTER_WR;
741
742 if (!priv->auto_restart) {
743 if (nmsgs > 1) {
744 /* combined two messages into one transaction */
745 priv->op = I2C_MASTER_WRRD;
746 left_num--;
747 }
748 }
749 ret = mtk_i2c_do_transfer(priv, msg, nmsgs, left_num);
750 if (ret < 0)
751 goto err_exit;
752 msg++;
753 }
754 ret = 0;
755
756err_exit:
757 if (mtk_i2c_clk_disable(priv))
758 return log_msg_ret("transfer disable clk", -1);
759
760 return ret;
761}
762
763static int mtk_i2c_of_to_plat(struct udevice *dev)
764{
765 struct mtk_i2c_priv *priv = dev_get_priv(dev);
766 int ret;
767
768 priv->base = dev_remap_addr_index(dev, 0);
769 priv->pdmabase = dev_remap_addr_index(dev, 1);
770 ret = clk_get_by_index(dev, 0, &priv->clk_main);
771 if (ret)
772 return log_msg_ret("clk_get_by_index 0", ret);
773
774 ret = clk_get_by_index(dev, 1, &priv->clk_dma);
775
Christian Marangifa4c7662024-06-24 23:03:31 +0200776 /* optional i2c clock */
777 clk_get_by_name(dev, "arb", &priv->clk_arb);
778 clk_get_by_name(dev, "pmic", &priv->clk_pmic);
779
developer301212f2022-09-09 19:59:48 +0800780 return ret;
781}
782
783static int mtk_i2c_probe(struct udevice *dev)
784{
785 struct mtk_i2c_priv *priv = dev_get_priv(dev);
786
787 priv->soc_data = (struct mtk_i2c_soc_data *)dev_get_driver_data(dev);
788
789 if (mtk_i2c_clk_enable(priv))
790 return log_msg_ret("probe enable clk", -1);
791
792 mtk_i2c_init_hw(priv);
developer301212f2022-09-09 19:59:48 +0800793 if (mtk_i2c_clk_disable(priv))
794 return log_msg_ret("probe disable clk", -1);
795
796 return 0;
797}
798
799static int mtk_i2c_deblock(struct udevice *dev)
800{
801 struct mtk_i2c_priv *priv = dev_get_priv(dev);
802
803 if (mtk_i2c_clk_enable(priv))
804 return log_msg_ret("deblock enable clk", -1);
805
806 mtk_i2c_init_hw(priv);
807
808 if (mtk_i2c_clk_disable(priv))
809 return log_msg_ret("deblock disable clk", -1);
810
811 return 0;
812}
813
814static const struct mtk_i2c_soc_data mt76xx_soc_data = {
815 .regs = mt_i2c_regs_v1,
816 .dma_sync = 0,
developer406fd422023-07-19 17:16:15 +0800817 .ltiming_adjust = 0,
developer301212f2022-09-09 19:59:48 +0800818};
819
820static const struct mtk_i2c_soc_data mt7981_soc_data = {
developer406fd422023-07-19 17:16:15 +0800821 .regs = mt_i2c_regs_v3,
developer301212f2022-09-09 19:59:48 +0800822 .dma_sync = 1,
developer406fd422023-07-19 17:16:15 +0800823 .ltiming_adjust = 1,
developer301212f2022-09-09 19:59:48 +0800824};
825
826static const struct mtk_i2c_soc_data mt7986_soc_data = {
827 .regs = mt_i2c_regs_v1,
828 .dma_sync = 1,
developer406fd422023-07-19 17:16:15 +0800829 .ltiming_adjust = 0,
developer301212f2022-09-09 19:59:48 +0800830};
831
832static const struct mtk_i2c_soc_data mt8183_soc_data = {
833 .regs = mt_i2c_regs_v2,
834 .dma_sync = 1,
developer406fd422023-07-19 17:16:15 +0800835 .ltiming_adjust = 0,
developer301212f2022-09-09 19:59:48 +0800836};
837
838static const struct mtk_i2c_soc_data mt8518_soc_data = {
839 .regs = mt_i2c_regs_v1,
840 .dma_sync = 0,
developer406fd422023-07-19 17:16:15 +0800841 .ltiming_adjust = 0,
developer301212f2022-09-09 19:59:48 +0800842};
843
844static const struct mtk_i2c_soc_data mt8512_soc_data = {
845 .regs = mt_i2c_regs_v1,
846 .dma_sync = 1,
developer406fd422023-07-19 17:16:15 +0800847 .ltiming_adjust = 0,
developer301212f2022-09-09 19:59:48 +0800848};
849
850static const struct dm_i2c_ops mtk_i2c_ops = {
851 .xfer = mtk_i2c_transfer,
852 .set_bus_speed = mtk_i2c_set_speed,
853 .deblock = mtk_i2c_deblock,
854};
855
856static const struct udevice_id mtk_i2c_ids[] = {
857 {
858 .compatible = "mediatek,mt7622-i2c",
859 .data = (ulong)&mt76xx_soc_data,
860 }, {
861 .compatible = "mediatek,mt7623-i2c",
862 .data = (ulong)&mt76xx_soc_data,
863 }, {
864 .compatible = "mediatek,mt7629-i2c",
865 .data = (ulong)&mt76xx_soc_data,
866 }, {
867 .compatible = "mediatek,mt7981-i2c",
868 .data = (ulong)&mt7981_soc_data,
869 }, {
870 .compatible = "mediatek,mt7986-i2c",
871 .data = (ulong)&mt7986_soc_data,
872 }, {
873 .compatible = "mediatek,mt8183-i2c",
874 .data = (ulong)&mt8183_soc_data,
875 }, {
876 .compatible = "mediatek,mt8512-i2c",
877 .data = (ulong)&mt8512_soc_data,
878 }, {
879 .compatible = "mediatek,mt8518-i2c",
880 .data = (ulong)&mt8518_soc_data,
Martin Schiller7d5473f2025-04-16 08:29:18 +0200881 }, {}
developer301212f2022-09-09 19:59:48 +0800882};
883
884U_BOOT_DRIVER(mtk_i2c) = {
885 .name = "mtk_i2c",
886 .id = UCLASS_I2C,
887 .of_match = mtk_i2c_ids,
888 .of_to_plat = mtk_i2c_of_to_plat,
889 .probe = mtk_i2c_probe,
890 .priv_auto = sizeof(struct mtk_i2c_priv),
891 .ops = &mtk_i2c_ops,
892};