blob: 72d12b4e070c2bcbf09c4ee563d7767b71413911 [file] [log] [blame]
Linus Walleij74771392015-03-09 10:53:21 +01001if ARM64
2
Andre Przywara4eecab72018-07-25 00:57:01 +01003config ARMV8_SPL_EXCEPTION_VECTORS
4 bool "Install crash dump exception vectors"
5 depends on SPL
Andre Przywara4eecab72018-07-25 00:57:01 +01006 help
7 The default exception vector table is only used for the crash
8 dump, but still takes quite a lot of space in the image size.
9
10 Say N here if you are running out of code space in the image
11 and want to save some space at the cost of less debugging info.
12
Linus Walleij74771392015-03-09 10:53:21 +010013config ARMV8_MULTIENTRY
Masahiro Yamada78cd22a2016-08-12 10:26:50 +090014 bool "Enable multiple CPUs to enter into U-Boot"
Linus Walleij74771392015-03-09 10:53:21 +010015
Mingkai Hu553d4052017-01-06 17:41:10 +080016config ARMV8_SET_SMPEN
17 bool "Enable data coherency with other cores in cluster"
18 help
19 Say Y here if there is not any trust firmware to set
20 CPUECTLR_EL1.SMPEN bit before U-Boot.
21
22 For A53, it enables data coherency with other cores in the
23 cluster, and for A57/A72, it enables receiving of instruction
24 cache and TLB maintenance operations.
25 Cortex A53/57/72 cores require CPUECTLR_EL1.SMPEN set even
26 for single core systems. Unfortunately write access to this
27 register may be controlled by EL3/EL2 firmware. To be more
28 precise, by default (if there is EL2/EL3 firmware running)
29 this register is RO for NS EL1.
30 This switch can be used to avoid writing to CPUECTLR_EL1,
31 it can be safely enabled when EL2/EL3 initialized SMPEN bit
32 or when CPU implementation doesn't include that register.
33
Tom Rini38423232022-03-11 09:11:58 -050034config ARMV8_SWITCH_TO_EL1
35 bool "Enable switching to running in EL1"
36 help
37 In some circumstances we need to switch to running in EL1.
38 Enable this option to have U-Boot switch to EL1.
39
Masahiro Yamada2663cd62016-06-27 19:31:05 +090040config ARMV8_SPIN_TABLE
41 bool "Support spin-table enable method"
42 depends on ARMV8_MULTIENTRY && OF_LIBFDT
43 help
44 Say Y here to support "spin-table" enable method for booting Linux.
45
46 To use this feature, you must do:
47 - Specify enable-method = "spin-table" in each CPU node in the
48 Device Tree you are using to boot the kernel
Masahiro Yamada04379f02017-01-20 18:04:43 +090049 - Bring secondary CPUs into U-Boot proper in a board specific
50 manner. This must be done *after* relocation. Otherwise, the
51 secondary CPUs will spin in unprotected memory area because the
52 master CPU protects the relocated spin code.
Masahiro Yamada2663cd62016-06-27 19:31:05 +090053
54 U-Boot automatically does:
55 - Set "cpu-release-addr" property of each CPU node
56 (overwrites it if already exists).
57 - Reserve the code for the spin-table and the release address
58 via a /memreserve/ region in the Device Tree.
59
Hou Zhiqiang2498c232017-01-16 17:31:47 +080060menu "ARMv8 secure monitor firmware"
61config ARMV8_SEC_FIRMWARE_SUPPORT
62 bool "Enable ARMv8 secure monitor firmware framework support"
Hou Zhiqiang2498c232017-01-16 17:31:47 +080063 select FIT
Michal Simek7e7ba3b2018-07-23 15:55:15 +020064 select OF_LIBFDT
Hou Zhiqiang2498c232017-01-16 17:31:47 +080065 help
66 This framework is aimed at making secure monitor firmware load
67 process brief.
68 Note: Only FIT format image is supported.
69 You should prepare and provide the below information:
70 - Address of secure firmware.
71 - Address to hold the return address from secure firmware.
72 - Secure firmware FIT image related information.
Thomas Hebb1dbd3d12019-11-10 08:23:15 -080073 Such as: SEC_FIRMWARE_FIT_IMAGE and SEC_FIRMWARE_FIT_CNF_NAME
Hou Zhiqiang2498c232017-01-16 17:31:47 +080074 - The target exception level that secure monitor firmware will
75 return to.
76
77config SPL_ARMV8_SEC_FIRMWARE_SUPPORT
78 bool "Enable ARMv8 secure monitor firmware framework support for SPL"
Hou Zhiqiang2498c232017-01-16 17:31:47 +080079 select SPL_FIT
Michal Simek7e7ba3b2018-07-23 15:55:15 +020080 select SPL_OF_LIBFDT
Hou Zhiqiang2498c232017-01-16 17:31:47 +080081 help
82 Say Y here to support this framework in SPL phase.
83
Peng Fan617fc292020-05-05 20:28:41 +080084config SPL_RECOVER_DATA_SECTION
85 bool "save/restore SPL data section"
86 help
87 Say Y here to save SPL data section for cold boot, and restore
88 at warm boot in SPL phase.
89
Hou Zhiqiang6be115d2017-01-16 17:31:48 +080090config SEC_FIRMWARE_ARMV8_PSCI
91 bool "PSCI implementation in secure monitor firmware"
92 depends on ARMV8_SEC_FIRMWARE_SUPPORT || SPL_ARMV8_SEC_FIRMWARE_SUPPORT
Michael Walle42fdd8c2022-02-28 13:48:40 +010093 depends on ARMV8_PSCI=n
Hou Zhiqiang6be115d2017-01-16 17:31:48 +080094 help
95 This config enables the ARMv8 PSCI implementation in secure monitor
96 firmware. This is a private PSCI implementation and different from
97 those implemented under the common ARMv8 PSCI framework.
98
Hou Zhiqiang2498c232017-01-16 17:31:47 +080099config ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT
100 bool "ARMv8 secure monitor firmware ERET address byteorder swap"
101 depends on ARMV8_SEC_FIRMWARE_SUPPORT || SPL_ARMV8_SEC_FIRMWARE_SUPPORT
102 help
103 Say Y here when the endianness of the register or memory holding the
104 Secure firmware exception return address is different with core's.
105
106endmenu
107
Alexander Graf68a14f72016-08-16 21:08:48 +0200108config PSCI_RESET
109 bool "Use PSCI for reset and shutdown"
110 default y
Heinrich Schuchardt26f09d02018-10-18 12:29:40 +0200111 select ARM_SMCCC if OF_CONTROL
Mark Kettenis5d2e3542021-12-21 17:31:50 +0100112 depends on !ARCH_APPLE && !ARCH_BCM283X && !ARCH_EXYNOS7 && \
Tom Rini48425b12021-02-09 08:03:10 -0500113 !TARGET_LS2080AQDS && \
Bhaskar Upadhaya42703812018-01-11 20:03:30 +0530114 !TARGET_LS2080ARDB && !TARGET_LS2080A_EMU && \
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530115 !TARGET_LS1088ARDB && !TARGET_LS1088AQDS && \
Alexander Graf68a14f72016-08-16 21:08:48 +0200116 !TARGET_LS1012ARDB && !TARGET_LS1012AFRDM && \
Bhaskar Upadhaya7fff22a2018-01-11 20:03:31 +0530117 !TARGET_LS1012A2G5RDB && !TARGET_LS1012AQDS && \
Bhaskar Upadhaya5e6f5982018-05-23 11:03:30 +0530118 !TARGET_LS1012AFRWY && \
Yuantian Tang473bbc42019-04-10 16:43:35 +0800119 !TARGET_LS1028ARDB && !TARGET_LS1028AQDS && \
Alexander Graf7a2aa8f2016-11-17 01:02:55 +0100120 !TARGET_LS1043ARDB && !TARGET_LS1043AQDS && \
121 !TARGET_LS1046ARDB && !TARGET_LS1046AQDS && \
Vabhav Sharma51641912019-06-06 12:35:28 +0000122 !TARGET_LS1046AFRWY && \
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000123 !TARGET_LS2081ARDB && !TARGET_LX2160ARDB && \
Meenakshi Aggarwalccb5d5d2020-10-29 19:16:16 +0530124 !TARGET_LX2160AQDS && !TARGET_LX2162AQDS && \
Tom Rini79d9a962021-02-20 20:05:49 -0500125 !ARCH_UNIPHIER
Alexander Graf68a14f72016-08-16 21:08:48 +0200126 help
127 Most armv8 systems have PSCI support enabled in EL3, either through
128 ARM Trusted Firmware or other firmware.
129
130 On these systems, we do not need to implement system reset manually,
131 but can instead rely on higher level firmware to deal with it.
132
133 Select Y here to make use of PSCI calls for system reset
134
Michael Walle42fdd8c2022-02-28 13:48:40 +0100135config SYS_HAS_ARMV8_SECURE_BASE
136 bool
137
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800138config ARMV8_PSCI
139 bool "Enable PSCI support" if EXPERT
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800140 help
141 PSCI is Power State Coordination Interface defined by ARM.
142 The PSCI in U-boot provides a general framework and each platform
143 can implement their own specific PSCI functions.
144 Say Y here to enable PSCI support on ARMv8 platform.
145
146config ARMV8_PSCI_NR_CPUS
147 int "Maximum supported CPUs for PSCI"
148 depends on ARMV8_PSCI
149 default 4
150 help
151 The maximum number of CPUs supported in the PSCI firmware.
152 It is no problem to set a larger value than the number of CPUs in
153 the actual hardware implementation.
154
macro.wave.z@gmail.com6a66c9b2016-12-08 11:58:24 +0800155config ARMV8_PSCI_CPUS_PER_CLUSTER
156 int "Number of CPUs per cluster"
157 depends on ARMV8_PSCI
158 default 0
159 help
160 The number of CPUs per cluster, suppose each cluster has same number
161 of CPU cores, platforms with asymmetric clusters don't apply here.
162 A value 0 or no definition of it works for single cluster system.
163 System with multi-cluster should difine their own exact value.
164
Michael Walle42fdd8c2022-02-28 13:48:40 +0100165config ARMV8_PSCI_RELOCATE
166 bool "Relocate PSCI code"
167 depends on ARMV8_PSCI
168 depends on SYS_HAS_ARMV8_SECURE_BASE
Chee Hong Ang132567e2018-08-20 10:57:35 -0700169 help
Michael Walle42fdd8c2022-02-28 13:48:40 +0100170 Relocate PSCI code, for example to a secure memory on the SoC. If not
171 set, the PSCI sections are placed together with the u-boot and the
172 regions will be marked as reserved before linux is started.
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800173
174config ARMV8_SECURE_BASE
175 hex "Secure address for PSCI image"
Michael Walle42fdd8c2022-02-28 13:48:40 +0100176 depends on ARMV8_PSCI_RELOCATE
177 default 0x18000000 if ARCH_LS1028A
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800178 help
179 Address for placing the PSCI text, data and stack sections.
Michael Walle42fdd8c2022-02-28 13:48:40 +0100180
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800181
Michael Walle42fdd8c2022-02-28 13:48:40 +0100182config ARMV8_EA_EL3_FIRST
183 bool "External aborts and SError interrupt exception are taken in EL3"
184 help
185 Exception handling at all exception levels for External Abort and
186 SError interrupt exception are taken in EL3.
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800187
Loic Poulain9bd02692022-06-01 20:26:29 +0200188menuconfig ARMV8_CRYPTO
189 bool "ARM64 Accelerated Cryptographic Algorithms"
190
191if ARMV8_CRYPTO
192
193config ARMV8_CE_SHA1
194 bool "SHA-1 digest algorithm (ARMv8 Crypto Extensions)"
195 default y if SHA1
196
Loic Poulain040abf62022-06-01 20:26:31 +0200197config ARMV8_CE_SHA256
198 bool "SHA-256 digest algorithm (ARMv8 Crypto Extensions)"
199 default y if SHA256
200
Loic Poulain9bd02692022-06-01 20:26:29 +0200201endif
202
Linus Walleij74771392015-03-09 10:53:21 +0100203endif