blob: 59c43f1ae1ef9f5993d6eff8777a335ecb89426c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hud2396512016-09-07 18:47:28 +08002/*
3 * Copyright 2016 Freescale Semiconductor
Vabhav Sharma51641912019-06-06 12:35:28 +00004 * Copyright 2019 NXP
Mingkai Hud2396512016-09-07 18:47:28 +08005 */
6
7#ifndef __LS1046A_COMMON_H
8#define __LS1046A_COMMON_H
9
Sumit Gargc064fc72017-03-30 09:53:13 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_QBMAN
13#define SPL_NO_FMAN
14#define SPL_NO_ENV
15#define SPL_NO_MISC
16#define SPL_NO_QSPI
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#endif
York Sun3e512d82018-06-26 14:48:29 -070020#if defined(CONFIG_SPL_BUILD) && \
21 (defined(CONFIG_NAND_BOOT) || defined(CONFIG_QSPI_BOOT))
Sumit Gargc064fc72017-03-30 09:53:13 +053022#define SPL_NO_MMC
23#endif
York Sunc5c8e1e2018-06-08 16:37:27 -070024#if defined(CONFIG_SPL_BUILD) && \
York Sunc5c8e1e2018-06-08 16:37:27 -070025 !defined(CONFIG_SPL_FSL_LS_PPA)
Sumit Gargc064fc72017-03-30 09:53:13 +053026#define SPL_NO_IFC
27#endif
28
Mingkai Hud2396512016-09-07 18:47:28 +080029#define CONFIG_REMAKE_ELF
Mingkai Hud2396512016-09-07 18:47:28 +080030#define CONFIG_GICV2
31
32#include <asm/arch/config.h>
Bharat Bhushanc882dd72017-03-22 12:06:28 +053033#include <asm/arch/stream_id_lsch2.h>
Mingkai Hud2396512016-09-07 18:47:28 +080034
35/* Link Definitions */
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +000036#ifdef CONFIG_TFABOOT
37#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
38#else
Mingkai Hud2396512016-09-07 18:47:28 +080039#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +000040#endif
Mingkai Hud2396512016-09-07 18:47:28 +080041
Mingkai Hud2396512016-09-07 18:47:28 +080042#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Hud2396512016-09-07 18:47:28 +080043
44#define CONFIG_VERY_BIG_RAM
45#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
46#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
47#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
48#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
49
50#define CPU_RELEASE_ADDR secondary_boot_func
51
52/* Generic Timer Definitions */
53#define COUNTER_FREQUENCY 25000000 /* 25MHz */
54
55/* Size of malloc() pool */
56#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
57
58/* Serial Port */
Mingkai Hud2396512016-09-07 18:47:28 +080059#define CONFIG_SYS_NS16550_SERIAL
60#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +080061#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Hud2396512016-09-07 18:47:28 +080062
Mingkai Hud2396512016-09-07 18:47:28 +080063#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
64
65/* SD boot SPL */
66#ifdef CONFIG_SD_BOOT
Mingkai Hud2396512016-09-07 18:47:28 +080067#define CONFIG_SPL_MAX_SIZE 0x1f000 /* 124 KiB */
68#define CONFIG_SPL_STACK 0x10020000
69#define CONFIG_SPL_PAD_TO 0x21000 /* 132 KiB */
70#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
71#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
72#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
73 CONFIG_SPL_BSS_MAX_SIZE)
74#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
Ruchika Gupta0009c8f2017-04-17 18:07:19 +053075
76#ifdef CONFIG_SECURE_BOOT
77#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
78/*
79 * HDR would be appended at end of image and copied to DDR along
80 * with U-Boot image. Here u-boot max. size is 512K. So if binary
81 * size increases then increase this size in case of secure boot as
82 * it uses raw u-boot image instead of fit image.
83 */
84#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
85#else
86#define CONFIG_SYS_MONITOR_LEN 0x100000
87#endif /* ifdef CONFIG_SECURE_BOOT */
Mingkai Hud2396512016-09-07 18:47:28 +080088#endif
89
York Sun3e512d82018-06-26 14:48:29 -070090#if defined(CONFIG_QSPI_BOOT) && defined(CONFIG_SPL)
91#define CONFIG_SPL_TARGET "spl/u-boot-spl.pbl"
York Sun3e512d82018-06-26 14:48:29 -070092#define CONFIG_SPL_MAX_SIZE 0x1f000
93#define CONFIG_SPL_STACK 0x10020000
94#define CONFIG_SPL_PAD_TO 0x20000
95#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
96#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
97#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
98 CONFIG_SPL_BSS_MAX_SIZE)
99#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
100#define CONFIG_SYS_MONITOR_LEN 0x100000
101#define CONFIG_SYS_UBOOT_START CONFIG_SYS_TEXT_BASE
102#endif
103
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800104/* NAND SPL */
105#ifdef CONFIG_NAND_BOOT
106#define CONFIG_SPL_PBL_PAD
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800107#define CONFIG_SPL_LIBCOMMON_SUPPORT
108#define CONFIG_SPL_LIBGENERIC_SUPPORT
109#define CONFIG_SPL_ENV_SUPPORT
110#define CONFIG_SPL_WATCHDOG_SUPPORT
111#define CONFIG_SPL_I2C_SUPPORT
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800112#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
113
114#define CONFIG_SPL_NAND_SUPPORT
115#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
Ruchika Gupta0009c8f2017-04-17 18:07:19 +0530116#define CONFIG_SPL_MAX_SIZE 0x17000 /* 90 KiB */
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800117#define CONFIG_SPL_STACK 0x1001f000
118#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
119#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
120
121#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
122#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
123#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
124 CONFIG_SPL_BSS_MAX_SIZE)
125#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
126#define CONFIG_SYS_MONITOR_LEN 0xa0000
127#endif
128
Mingkai Hud2396512016-09-07 18:47:28 +0800129/* I2C */
130#define CONFIG_SYS_I2C
Mingkai Hud2396512016-09-07 18:47:28 +0800131
Hou Zhiqiang105457e2017-04-14 16:49:01 +0800132/* PCIe */
133#define CONFIG_PCIE1 /* PCIE controller 1 */
134#define CONFIG_PCIE2 /* PCIE controller 2 */
135#define CONFIG_PCIE3 /* PCIE controller 3 */
136
137#ifdef CONFIG_PCI
138#define CONFIG_PCI_SCAN_SHOW
Hou Zhiqiang105457e2017-04-14 16:49:01 +0800139#endif
140
Yuantian Tangd24716d2018-01-03 15:53:09 +0800141/* SATA */
142#ifndef SPL_NO_SATA
143#define CONFIG_SCSI_AHCI_PLAT
144
145#define CONFIG_SYS_SATA AHCI_BASE_ADDR
146
147#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
148#define CONFIG_SYS_SCSI_MAX_LUN 1
149#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
150 CONFIG_SYS_SCSI_MAX_LUN)
151#endif
152
Mingkai Hud2396512016-09-07 18:47:28 +0800153/* Command line configuration */
Mingkai Hud2396512016-09-07 18:47:28 +0800154
155/* MMC */
Sumit Gargc064fc72017-03-30 09:53:13 +0530156#ifndef SPL_NO_MMC
Mingkai Hud2396512016-09-07 18:47:28 +0800157#ifdef CONFIG_MMC
Mingkai Hud2396512016-09-07 18:47:28 +0800158#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Mingkai Hud2396512016-09-07 18:47:28 +0800159#endif
Sumit Gargc064fc72017-03-30 09:53:13 +0530160#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800161
Mingkai Hud2396512016-09-07 18:47:28 +0800162/* FMan ucode */
Sumit Gargc064fc72017-03-30 09:53:13 +0530163#ifndef SPL_NO_FMAN
Mingkai Hud2396512016-09-07 18:47:28 +0800164#define CONFIG_SYS_DPAA_FMAN
165#ifdef CONFIG_SYS_DPAA_FMAN
166#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
Sumit Gargc064fc72017-03-30 09:53:13 +0530167#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800168
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000169#ifdef CONFIG_TFABOOT
170#define CONFIG_SYS_FMAN_FW_ADDR 0x900000
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000171#else
Mingkai Hud2396512016-09-07 18:47:28 +0800172#ifdef CONFIG_SD_BOOT
173/*
174 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
175 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
Alison Wang42f37802017-05-16 10:45:59 +0800176 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 18432(0x4800).
Mingkai Hud2396512016-09-07 18:47:28 +0800177 */
Alison Wang42f37802017-05-16 10:45:59 +0800178#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800179#elif defined(CONFIG_QSPI_BOOT)
Alison Wang42f37802017-05-16 10:45:59 +0800180#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800181#elif defined(CONFIG_NAND_BOOT)
Gong Qianyub91b5cf2017-09-18 16:59:28 +0800182#define CONFIG_SYS_FMAN_FW_ADDR (36 * CONFIG_SYS_NAND_BLOCK_SIZE)
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800183#else
Alison Wang42f37802017-05-16 10:45:59 +0800184#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Mingkai Hud2396512016-09-07 18:47:28 +0800185#endif
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000186#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800187#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
188#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
189#endif
190
191/* Miscellaneous configurable options */
192#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Hud2396512016-09-07 18:47:28 +0800193
194#define CONFIG_HWCONFIG
195#define HWCONFIG_BUFFER_SIZE 128
196
Qianyu Gong6264ab62017-06-15 11:10:09 +0800197#ifndef CONFIG_SPL_BUILD
198#define BOOT_TARGET_DEVICES(func) \
Yuantian Tangd24716d2018-01-03 15:53:09 +0800199 func(SCSI, scsi, 0) \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800200 func(MMC, mmc, 0) \
Mian Yousaf Kaukabe1721582019-01-29 16:38:37 +0100201 func(USB, usb, 0) \
202 func(DHCP, dhcp, na)
Qianyu Gong6264ab62017-06-15 11:10:09 +0800203#include <config_distro_bootcmd.h>
204#endif
205
Vabhav Sharma51641912019-06-06 12:35:28 +0000206#if defined(CONFIG_TARGET_LS1046AFRWY)
207#define LS1046A_BOOT_SRC_AND_HDR\
208 "boot_scripts=ls1046afrwy_boot.scr\0" \
209 "boot_script_hdr=hdr_ls1046afrwy_bs.out\0"
210#else
211#define LS1046A_BOOT_SRC_AND_HDR\
212 "boot_scripts=ls1046ardb_boot.scr\0" \
213 "boot_script_hdr=hdr_ls1046ardb_bs.out\0"
214#endif
Sumit Gargc064fc72017-03-30 09:53:13 +0530215#ifndef SPL_NO_MISC
Mingkai Hud2396512016-09-07 18:47:28 +0800216/* Initial environment variables */
217#define CONFIG_EXTRA_ENV_SETTINGS \
218 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800219 "ramdisk_addr=0x800000\0" \
220 "ramdisk_size=0x2000000\0" \
221 "fdt_high=0xffffffffffffffff\0" \
222 "initrd_high=0xffffffffffffffff\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800223 "fdt_addr=0x64f00000\0" \
224 "kernel_addr=0x65000000\0" \
225 "scriptaddr=0x80000000\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530226 "scripthdraddr=0x80080000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800227 "fdtheader_addr_r=0x80100000\0" \
228 "kernelheader_addr_r=0x80200000\0" \
229 "load_addr=0xa0000000\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530230 "kernel_addr_r=0x81000000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800231 "fdt_addr_r=0x90000000\0" \
232 "ramdisk_addr_r=0xa0000000\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800233 "kernel_start=0x1000000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530234 "kernelheader_start=0x800000\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800235 "kernel_load=0xa0000000\0" \
236 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530237 "kernelheader_size=0x40000\0" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800238 "kernel_addr_sd=0x8000\0" \
239 "kernel_size_sd=0x14000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530240 "kernelhdr_addr_sd=0x4000\0" \
241 "kernelhdr_size_sd=0x10\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800242 "console=ttyS0,115200\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -0400243 CONFIG_MTDPARTS_DEFAULT "\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800244 BOOTENV \
Vabhav Sharma51641912019-06-06 12:35:28 +0000245 LS1046A_BOOT_SRC_AND_HDR \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800246 "scan_dev_for_boot_part=" \
247 "part list ${devtype} ${devnum} devplist; " \
248 "env exists devplist || setenv devplist 1; " \
249 "for distro_bootpart in ${devplist}; do " \
250 "if fstype ${devtype} " \
251 "${devnum}:${distro_bootpart} " \
252 "bootfstype; then " \
253 "run scan_dev_for_boot; " \
254 "fi; " \
255 "done\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530256 "boot_a_script=" \
257 "load ${devtype} ${devnum}:${distro_bootpart} " \
258 "${scriptaddr} ${prefix}${script}; " \
259 "env exists secureboot && load ${devtype} " \
260 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000261 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
262 "env exists secureboot " \
263 "&& esbc_validate ${scripthdraddr};" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530264 "source ${scriptaddr}\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800265 "qspi_bootcmd=echo Trying load from qspi..;" \
266 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530267 "$kernel_start $kernel_size; env exists secureboot " \
268 "&& sf read $kernelheader_addr_r $kernelheader_start " \
269 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
270 "bootm $load_addr#$board\0" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800271 "sd_bootcmd=echo Trying load from SD ..;" \
272 "mmcinfo; mmc read $load_addr " \
273 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530274 "env exists secureboot && mmc read $kernelheader_addr_r " \
275 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
276 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800277 "bootm $load_addr#$board\0"
Qianyu Gong6264ab62017-06-15 11:10:09 +0800278
Sumit Gargc064fc72017-03-30 09:53:13 +0530279#endif
280
Mingkai Hud2396512016-09-07 18:47:28 +0800281/* Monitor Command Prompt */
282#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Sumit Gargc064fc72017-03-30 09:53:13 +0530283
Mingkai Hud2396512016-09-07 18:47:28 +0800284#define CONFIG_SYS_MAXARGS 64 /* max command args */
285
286#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
287
Simon Glass89e0a3a2017-05-17 08:23:10 -0600288#include <asm/arch/soc.h>
289
Mingkai Hud2396512016-09-07 18:47:28 +0800290#endif /* __LS1046A_COMMON_H */