blob: 8c8a09b90446429ec067d6ec4a82d0ac71f356b7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Marek Vasut4eb4e6e2018-01-08 14:01:40 +01002/*
3 * Renesas RCar Gen3 CPG MSSR driver
4 *
5 * Copyright (C) 2017-2018 Marek Vasut <marek.vasut@gmail.com>
6 *
7 * Based on the following driver from Linux kernel:
8 * r8a7796 Clock Pulse Generator / Module Standby and Software Reset
9 *
10 * Copyright (C) 2016 Glider bvba
Marek Vasut4eb4e6e2018-01-08 14:01:40 +010011 */
12
13#ifndef __DRIVERS_CLK_RENESAS_CPG_MSSR__
14#define __DRIVERS_CLK_RENESAS_CPG_MSSR__
15
Simon Glass4dcacfc2020-05-10 11:40:13 -060016#include <linux/bitops.h>
Marek Vasut4eb4e6e2018-01-08 14:01:40 +010017struct cpg_mssr_info {
18 const struct cpg_core_clk *core_clk;
19 unsigned int core_clk_size;
20 const struct mssr_mod_clk *mod_clk;
21 unsigned int mod_clk_size;
22 const struct mstp_stop_table *mstp_table;
23 unsigned int mstp_table_size;
24 const char *reset_node;
Marek Vasut814217e2021-04-25 21:53:05 +020025 unsigned int reset_modemr_offset;
Marek Vasut4eb4e6e2018-01-08 14:01:40 +010026 const char *extalr_node;
Marek Vasutf63b2952018-01-08 16:38:51 +010027 const char *extal_usb_node;
Marek Vasutb9234192018-01-08 16:05:28 +010028 unsigned int mod_clk_base;
29 unsigned int clk_extal_id;
30 unsigned int clk_extalr_id;
Marek Vasutf63b2952018-01-08 16:38:51 +010031 unsigned int clk_extal_usb_id;
32 unsigned int pll0_div;
Marek Vasut28f90042018-01-16 19:23:17 +010033 const void *(*get_pll_config)(const u32 cpg_mode);
Marek Vasut4eb4e6e2018-01-08 14:01:40 +010034};
35
Marek Vasut4eb4e6e2018-01-08 14:01:40 +010036/*
37 * Definitions of CPG Core Clocks
38 *
39 * These include:
40 * - Clock outputs exported to DT
41 * - External input clocks
42 * - Internal CPG clocks
43 */
44struct cpg_core_clk {
45 /* Common */
46 const char *name;
47 unsigned int id;
48 unsigned int type;
49 /* Depending on type */
50 unsigned int parent; /* Core Clocks only */
51 unsigned int div;
52 unsigned int mult;
53 unsigned int offset;
54};
55
56enum clk_types {
57 /* Generic */
58 CLK_TYPE_IN, /* External Clock Input */
59 CLK_TYPE_FF, /* Fixed Factor Clock */
Marek Vasut32ae81e2018-01-18 00:05:28 +010060 CLK_TYPE_DIV6P1, /* DIV6 Clock with 1 parent clock */
61 CLK_TYPE_DIV6_RO, /* DIV6 Clock read only with extra divisor */
Marek Vasut78414832019-03-04 21:38:10 +010062 CLK_TYPE_FR, /* Fixed Rate Clock */
Marek Vasut4eb4e6e2018-01-08 14:01:40 +010063
64 /* Custom definitions start here */
65 CLK_TYPE_CUSTOM,
66};
67
68#define DEF_TYPE(_name, _id, _type...) \
69 { .name = _name, .id = _id, .type = _type }
70#define DEF_BASE(_name, _id, _type, _parent...) \
71 DEF_TYPE(_name, _id, _type, .parent = _parent)
72
73#define DEF_INPUT(_name, _id) \
74 DEF_TYPE(_name, _id, CLK_TYPE_IN)
75#define DEF_FIXED(_name, _id, _parent, _div, _mult) \
76 DEF_BASE(_name, _id, CLK_TYPE_FF, _parent, .div = _div, .mult = _mult)
Marek Vasut32ae81e2018-01-18 00:05:28 +010077#define DEF_DIV6P1(_name, _id, _parent, _offset) \
78 DEF_BASE(_name, _id, CLK_TYPE_DIV6P1, _parent, .offset = _offset)
79#define DEF_DIV6_RO(_name, _id, _parent, _offset, _div) \
80 DEF_BASE(_name, _id, CLK_TYPE_DIV6_RO, _parent, .offset = _offset, .div = _div, .mult = 1)
Marek Vasut78414832019-03-04 21:38:10 +010081#define DEF_RATE(_name, _id, _rate) \
82 DEF_TYPE(_name, _id, CLK_TYPE_FR, .mult = _rate)
Marek Vasut4eb4e6e2018-01-08 14:01:40 +010083
84/*
85 * Definitions of Module Clocks
86 */
87struct mssr_mod_clk {
88 const char *name;
89 unsigned int id;
90 unsigned int parent; /* Add MOD_CLK_BASE for Module Clocks */
91};
92
93/* Convert from sparse base-100 to packed index space */
94#define MOD_CLK_PACK(x) ((x) - ((x) / 100) * (100 - 32))
95
96#define MOD_CLK_ID(x) (MOD_CLK_BASE + MOD_CLK_PACK(x))
97
98#define DEF_MOD(_name, _mod, _parent...) \
99 { .name = _name, .id = MOD_CLK_ID(_mod), .parent = _parent }
100
Marek Vasut4eb4e6e2018-01-08 14:01:40 +0100101struct mstp_stop_table {
Marek Vasut2eb56a12018-01-15 00:58:35 +0100102 u32 sdis;
103 u32 sen;
104 u32 rdis;
105 u32 ren;
Marek Vasut4eb4e6e2018-01-08 14:01:40 +0100106};
107
108#define TSTR0 0x04
109#define TSTR0_STR0 BIT(0)
110
Marek Vasute11008b2018-01-15 16:44:39 +0100111bool renesas_clk_is_mod(struct clk *clk);
112int renesas_clk_get_mod(struct clk *clk, struct cpg_mssr_info *info,
113 const struct mssr_mod_clk **mssr);
114int renesas_clk_get_core(struct clk *clk, struct cpg_mssr_info *info,
115 const struct cpg_core_clk **core);
116int renesas_clk_get_parent(struct clk *clk, struct cpg_mssr_info *info,
117 struct clk *parent);
Hai Pham5460ee02020-05-22 10:39:04 +0700118int renesas_clk_endisable(struct clk *clk, void __iomem *base,
119 struct cpg_mssr_info *info, bool enable);
Marek Vasute11008b2018-01-15 16:44:39 +0100120int renesas_clk_remove(void __iomem *base, struct cpg_mssr_info *info);
121
Marek Vasut4eb4e6e2018-01-08 14:01:40 +0100122#endif /* __DRIVERS_CLK_RENESAS_CPG_MSSR__ */