Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 1 | /* |
Scott Wood | 3f53f1a | 2010-08-30 18:04:52 -0500 | [diff] [blame] | 2 | * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 3 | * |
| 4 | * Dave Liu <daveliu@freescale.com> |
| 5 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 6 | * SPDX-License-Identifier: GPL-2.0+ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #ifndef __CONFIG_H |
| 10 | #define __CONFIG_H |
| 11 | |
Kim Phillips | d2f66b8 | 2015-03-17 12:00:45 -0500 | [diff] [blame] | 12 | #define CONFIG_SYS_GENERIC_BOARD |
| 13 | #define CONFIG_DISPLAY_BOARDINFO |
| 14 | |
Scott Wood | f60c06e | 2010-11-24 13:28:40 +0000 | [diff] [blame] | 15 | #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) |
| 16 | #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000 |
| 17 | #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100 |
| 18 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384 |
| 19 | #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000 |
| 20 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 21 | #ifndef CONFIG_SYS_TEXT_BASE |
| 22 | #define CONFIG_SYS_TEXT_BASE 0xFE000000 |
Anton Vorontsov | ec82175 | 2009-11-24 20:12:12 +0300 | [diff] [blame] | 23 | #endif |
| 24 | |
Scott Wood | f60c06e | 2010-11-24 13:28:40 +0000 | [diff] [blame] | 25 | #ifndef CONFIG_SYS_MONITOR_BASE |
| 26 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
| 27 | #endif |
| 28 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 29 | /* |
| 30 | * High Level Configuration Options |
| 31 | */ |
| 32 | #define CONFIG_E300 1 /* E300 family */ |
Peter Tyser | 72f2d39 | 2009-05-22 17:23:25 -0500 | [diff] [blame] | 33 | #define CONFIG_MPC831x 1 /* MPC831x CPU family */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 34 | #define CONFIG_MPC8315 1 /* MPC8315 CPU specific */ |
| 35 | #define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */ |
| 36 | |
| 37 | /* |
| 38 | * System Clock Setup |
| 39 | */ |
| 40 | #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ |
| 41 | #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN |
| 42 | |
| 43 | /* |
| 44 | * Hardware Reset Configuration Word |
| 45 | * if CLKIN is 66.66MHz, then |
| 46 | * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz |
| 47 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 48 | #define CONFIG_SYS_HRCW_LOW (\ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 49 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
| 50 | HRCWL_DDR_TO_SCB_CLK_2X1 |\ |
| 51 | HRCWL_SVCOD_DIV_2 |\ |
| 52 | HRCWL_CSB_TO_CLKIN_2X1 |\ |
| 53 | HRCWL_CORE_TO_CSB_3X1) |
Anton Vorontsov | ec82175 | 2009-11-24 20:12:12 +0300 | [diff] [blame] | 54 | #define CONFIG_SYS_HRCW_HIGH_BASE (\ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 55 | HRCWH_PCI_HOST |\ |
| 56 | HRCWH_PCI1_ARBITER_ENABLE |\ |
| 57 | HRCWH_CORE_ENABLE |\ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 58 | HRCWH_BOOTSEQ_DISABLE |\ |
| 59 | HRCWH_SW_WATCHDOG_DISABLE |\ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 60 | HRCWH_TSEC1M_IN_RGMII |\ |
| 61 | HRCWH_TSEC2M_IN_RGMII |\ |
| 62 | HRCWH_BIG_ENDIAN |\ |
| 63 | HRCWH_LALE_NORMAL) |
| 64 | |
Anton Vorontsov | ec82175 | 2009-11-24 20:12:12 +0300 | [diff] [blame] | 65 | #ifdef CONFIG_NAND_SPL |
| 66 | #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\ |
| 67 | HRCWH_FROM_0XFFF00100 |\ |
| 68 | HRCWH_ROM_LOC_NAND_SP_8BIT |\ |
| 69 | HRCWH_RL_EXT_NAND) |
| 70 | #else |
| 71 | #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\ |
| 72 | HRCWH_FROM_0X00000100 |\ |
| 73 | HRCWH_ROM_LOC_LOCAL_16BIT |\ |
| 74 | HRCWH_RL_EXT_LEGACY) |
| 75 | #endif |
| 76 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 77 | /* |
| 78 | * System IO Config |
| 79 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 80 | #define CONFIG_SYS_SICRH 0x00000000 |
| 81 | #define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 82 | |
| 83 | #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ |
Anton Vorontsov | d398b7e | 2009-06-10 00:25:36 +0400 | [diff] [blame] | 84 | #define CONFIG_HWCONFIG |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 85 | |
| 86 | /* |
| 87 | * IMMR new address |
| 88 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 89 | #define CONFIG_SYS_IMMR 0xE0000000 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 90 | |
| 91 | /* |
| 92 | * Arbiter Setup |
| 93 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 94 | #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 95 | #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ |
| 96 | #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 97 | |
| 98 | /* |
| 99 | * DDR Setup |
| 100 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 101 | #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ |
| 102 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE |
| 103 | #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE |
| 104 | #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 105 | #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 106 | | DDRCDR_PZ_LOZ \ |
| 107 | | DDRCDR_NZ_LOZ \ |
| 108 | | DDRCDR_ODT \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 109 | | DDRCDR_Q_DRN) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 110 | /* 0x7b880001 */ |
| 111 | /* |
| 112 | * Manually set up DDR parameters |
| 113 | * consist of two chips HY5PS12621BFP-C4 from HYNIX |
| 114 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_DDR_SIZE 128 /* MB */ |
| 116 | #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 117 | #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 118 | | CSCONFIG_ODT_RD_NEVER \ |
| 119 | | CSCONFIG_ODT_WR_ONLY_CURRENT \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 120 | | CSCONFIG_ROW_BIT_13 \ |
| 121 | | CSCONFIG_COL_BIT_10) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 122 | /* 0x80010102 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 124 | #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ |
| 125 | | (0 << TIMING_CFG0_WRT_SHIFT) \ |
| 126 | | (0 << TIMING_CFG0_RRT_SHIFT) \ |
| 127 | | (0 << TIMING_CFG0_WWT_SHIFT) \ |
| 128 | | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ |
| 129 | | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ |
| 130 | | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ |
| 131 | | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 132 | /* 0x00220802 */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 133 | #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \ |
| 134 | | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \ |
| 135 | | (2 << TIMING_CFG1_ACTTORW_SHIFT) \ |
| 136 | | (5 << TIMING_CFG1_CASLAT_SHIFT) \ |
| 137 | | (6 << TIMING_CFG1_REFREC_SHIFT) \ |
| 138 | | (2 << TIMING_CFG1_WRREC_SHIFT) \ |
| 139 | | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ |
| 140 | | (2 << TIMING_CFG1_WRTORD_SHIFT)) |
Howard Gregory | f2d4bef | 2008-11-04 14:55:33 +0800 | [diff] [blame] | 141 | /* 0x27256222 */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 142 | #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ |
| 143 | | (4 << TIMING_CFG2_CPO_SHIFT) \ |
| 144 | | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ |
| 145 | | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ |
| 146 | | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ |
| 147 | | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ |
| 148 | | (5 << TIMING_CFG2_FOUR_ACT_SHIFT)) |
Howard Gregory | f2d4bef | 2008-11-04 14:55:33 +0800 | [diff] [blame] | 149 | /* 0x121048c5 */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 150 | #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \ |
| 151 | | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 152 | /* 0x03600100 */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 153 | #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 154 | | SDRAM_CFG_SDRAM_TYPE_DDR2 \ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 155 | | SDRAM_CFG_DBW_32) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 156 | /* 0x43080000 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 157 | #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 158 | #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \ |
| 159 | | (0x0232 << SDRAM_MODE_SD_SHIFT)) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 160 | /* ODT 150ohm CL=3, AL=1 on SDRAM */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 161 | #define CONFIG_SYS_DDR_MODE2 0x00000000 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 162 | |
| 163 | /* |
| 164 | * Memory test |
| 165 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 166 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
| 167 | #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ |
| 168 | #define CONFIG_SYS_MEMTEST_END 0x00140000 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 169 | |
| 170 | /* |
| 171 | * The reserved memory |
| 172 | */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 173 | #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ |
| 174 | #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 175 | |
| 176 | /* |
| 177 | * Initial RAM Base Address Setup |
| 178 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 179 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 180 | #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 181 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 182 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
| 183 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 184 | |
| 185 | /* |
| 186 | * Local Bus Configuration & Clock Setup |
| 187 | */ |
Kim Phillips | 328040a | 2009-09-25 18:19:44 -0500 | [diff] [blame] | 188 | #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP |
| 189 | #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_LBC_LBCR 0x00040000 |
Becky Bruce | dfe6e23 | 2010-06-17 11:37:18 -0500 | [diff] [blame] | 191 | #define CONFIG_FSL_ELBC 1 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 192 | |
| 193 | /* |
| 194 | * FLASH on the Local Bus |
| 195 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 196 | #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ |
Jean-Christophe PLAGNIOL-VILLARD | 8d94c23 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 197 | #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 198 | #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 199 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 200 | #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 201 | #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */ |
| 202 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 203 | |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 204 | /* Window base at flash base */ |
| 205 | #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 206 | #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 207 | |
Anton Vorontsov | ec82175 | 2009-11-24 20:12:12 +0300 | [diff] [blame] | 208 | #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 209 | | BR_PS_16 /* 16 bit port */ \ |
| 210 | | BR_MS_GPCM /* MSEL = GPCM */ \ |
| 211 | | BR_V) /* valid */ |
| 212 | #define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ |
| 213 | | OR_UPM_XAM \ |
| 214 | | OR_GPCM_CSNT \ |
| 215 | | OR_GPCM_ACS_DIV2 \ |
| 216 | | OR_GPCM_XACS \ |
| 217 | | OR_GPCM_SCY_15 \ |
| 218 | | OR_GPCM_TRLX_SET \ |
| 219 | | OR_GPCM_EHTR_SET \ |
| 220 | | OR_GPCM_EAD) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 221 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 222 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 223 | /* 127 64KB sectors and 8 8KB top sectors per device */ |
| 224 | #define CONFIG_SYS_MAX_FLASH_SECT 135 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 225 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 226 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 227 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 228 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 229 | |
| 230 | /* |
| 231 | * NAND Flash on the Local Bus |
| 232 | */ |
Anton Vorontsov | ec82175 | 2009-11-24 20:12:12 +0300 | [diff] [blame] | 233 | |
| 234 | #ifdef CONFIG_NAND_SPL |
| 235 | #define CONFIG_SYS_NAND_BASE 0xFFF00000 |
| 236 | #else |
| 237 | #define CONFIG_SYS_NAND_BASE 0xE0600000 |
| 238 | #endif |
| 239 | |
Scott Wood | 3f53f1a | 2010-08-30 18:04:52 -0500 | [diff] [blame] | 240 | #define CONFIG_MTD_DEVICE |
| 241 | #define CONFIG_MTD_PARTITION |
| 242 | #define CONFIG_CMD_MTDPARTS |
| 243 | #define MTDIDS_DEFAULT "nand0=e0600000.flash" |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 244 | #define MTDPARTS_DEFAULT \ |
Scott Wood | 3f53f1a | 2010-08-30 18:04:52 -0500 | [diff] [blame] | 245 | "mtdparts=e0600000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)" |
| 246 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 247 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Dave Liu | 5e6b534 | 2008-11-04 14:55:06 +0800 | [diff] [blame] | 248 | #define CONFIG_CMD_NAND 1 |
| 249 | #define CONFIG_NAND_FSL_ELBC 1 |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 250 | #define CONFIG_SYS_NAND_BLOCK_SIZE 16384 |
| 251 | #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 252 | |
Anton Vorontsov | ec82175 | 2009-11-24 20:12:12 +0300 | [diff] [blame] | 253 | #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) |
| 254 | #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000 |
| 255 | #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100 |
| 256 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384 |
| 257 | #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000 |
| 258 | |
| 259 | #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 260 | | BR_DECC_CHK_GEN /* Use HW ECC */ \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 261 | | BR_PS_8 /* 8 bit port */ \ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 262 | | BR_MS_FCM /* MSEL = FCM */ \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 263 | | BR_V) /* valid */ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 264 | #define CONFIG_SYS_NAND_OR_PRELIM \ |
| 265 | (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 266 | | OR_FCM_CSCT \ |
| 267 | | OR_FCM_CST \ |
| 268 | | OR_FCM_CHT \ |
| 269 | | OR_FCM_SCY_1 \ |
| 270 | | OR_FCM_TRLX \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 271 | | OR_FCM_EHTR) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 272 | /* 0xFFFF8396 */ |
| 273 | |
Anton Vorontsov | ec82175 | 2009-11-24 20:12:12 +0300 | [diff] [blame] | 274 | #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM |
| 275 | #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM |
| 276 | #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM |
| 277 | #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM |
Anton Vorontsov | ec82175 | 2009-11-24 20:12:12 +0300 | [diff] [blame] | 278 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 279 | #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 280 | #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 281 | |
Anton Vorontsov | ec82175 | 2009-11-24 20:12:12 +0300 | [diff] [blame] | 282 | #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM |
| 283 | #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM |
| 284 | |
| 285 | #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \ |
| 286 | !defined(CONFIG_NAND_SPL) |
| 287 | #define CONFIG_SYS_RAMBOOT |
| 288 | #else |
| 289 | #undef CONFIG_SYS_RAMBOOT |
| 290 | #endif |
| 291 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 292 | /* |
| 293 | * Serial Port |
| 294 | */ |
| 295 | #define CONFIG_CONS_INDEX 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 296 | #define CONFIG_SYS_NS16550 |
| 297 | #define CONFIG_SYS_NS16550_SERIAL |
| 298 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
Anton Vorontsov | ec82175 | 2009-11-24 20:12:12 +0300 | [diff] [blame] | 299 | #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 300 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 301 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 302 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 303 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 304 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) |
| 305 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 306 | |
| 307 | /* Use the HUSH parser */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 308 | #define CONFIG_SYS_HUSH_PARSER |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 309 | |
| 310 | /* Pass open firmware flat tree */ |
| 311 | #define CONFIG_OF_LIBFDT 1 |
| 312 | #define CONFIG_OF_BOARD_SETUP 1 |
| 313 | #define CONFIG_OF_STDOUT_VIA_ALIAS 1 |
| 314 | |
| 315 | /* I2C */ |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 316 | #define CONFIG_SYS_I2C |
| 317 | #define CONFIG_SYS_I2C_FSL |
| 318 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 319 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 320 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 321 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} } |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 322 | |
| 323 | /* |
| 324 | * Board info - revision and where boot from |
| 325 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 326 | #define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 327 | |
| 328 | /* |
| 329 | * Config on-board RTC |
| 330 | */ |
| 331 | #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 332 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 333 | |
| 334 | /* |
| 335 | * General PCI |
| 336 | * Addresses are mapped 1-1. |
| 337 | */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 338 | #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 |
| 339 | #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE |
| 340 | #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 341 | #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 |
| 342 | #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE |
| 343 | #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ |
| 344 | #define CONFIG_SYS_PCI_IO_BASE 0x00000000 |
| 345 | #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 |
| 346 | #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 347 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 348 | #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE |
| 349 | #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 |
| 350 | #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 351 | |
Anton Vorontsov | 0db0be2 | 2009-01-08 04:26:17 +0300 | [diff] [blame] | 352 | #define CONFIG_SYS_PCIE1_BASE 0xA0000000 |
| 353 | #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000 |
| 354 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000 |
| 355 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 |
| 356 | #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000 |
| 357 | #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000 |
| 358 | #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 |
| 359 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000 |
| 360 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 |
| 361 | |
| 362 | #define CONFIG_SYS_PCIE2_BASE 0xC0000000 |
| 363 | #define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000 |
| 364 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000 |
| 365 | #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 |
| 366 | #define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000 |
| 367 | #define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000 |
| 368 | #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 |
| 369 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000 |
| 370 | #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 |
| 371 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 372 | #define CONFIG_PCI |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 373 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Kim Phillips | f138429 | 2009-07-23 14:09:38 -0500 | [diff] [blame] | 374 | #define CONFIG_PCIE |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 375 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 376 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
| 377 | |
| 378 | #define CONFIG_EEPRO100 |
| 379 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 380 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 381 | |
Anton Vorontsov | 13c16a1 | 2008-07-08 21:00:04 +0400 | [diff] [blame] | 382 | #define CONFIG_HAS_FSL_DR_USB |
Vivek Mahajan | b8431f6 | 2009-05-25 17:23:17 +0530 | [diff] [blame] | 383 | #define CONFIG_SYS_SCCR_USBDRCM 3 |
| 384 | |
| 385 | #define CONFIG_CMD_USB |
| 386 | #define CONFIG_USB_STORAGE |
| 387 | #define CONFIG_USB_EHCI |
| 388 | #define CONFIG_USB_EHCI_FSL |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 389 | #define CONFIG_USB_PHY_TYPE "utmi" |
Vivek Mahajan | b8431f6 | 2009-05-25 17:23:17 +0530 | [diff] [blame] | 390 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET |
Anton Vorontsov | 13c16a1 | 2008-07-08 21:00:04 +0400 | [diff] [blame] | 391 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 392 | /* |
| 393 | * TSEC |
| 394 | */ |
| 395 | #define CONFIG_TSEC_ENET /* TSEC ethernet support */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 396 | #define CONFIG_SYS_TSEC1_OFFSET 0x24000 |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 397 | #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 398 | #define CONFIG_SYS_TSEC2_OFFSET 0x25000 |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 399 | #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 400 | |
| 401 | /* |
| 402 | * TSEC ethernet configuration |
| 403 | */ |
| 404 | #define CONFIG_MII 1 /* MII PHY management */ |
| 405 | #define CONFIG_TSEC1 1 |
| 406 | #define CONFIG_TSEC1_NAME "eTSEC0" |
| 407 | #define CONFIG_TSEC2 1 |
| 408 | #define CONFIG_TSEC2_NAME "eTSEC1" |
| 409 | #define TSEC1_PHY_ADDR 0 |
| 410 | #define TSEC2_PHY_ADDR 1 |
| 411 | #define TSEC1_PHYIDX 0 |
| 412 | #define TSEC2_PHYIDX 0 |
| 413 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 414 | #define TSEC2_FLAGS TSEC_GIGABIT |
| 415 | |
| 416 | /* Options are: eTSEC[0-1] */ |
| 417 | #define CONFIG_ETHPRIME "eTSEC1" |
| 418 | |
| 419 | /* |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 420 | * SATA |
| 421 | */ |
| 422 | #define CONFIG_LIBATA |
| 423 | #define CONFIG_FSL_SATA |
| 424 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 425 | #define CONFIG_SYS_SATA_MAX_DEVICE 2 |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 426 | #define CONFIG_SATA1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 427 | #define CONFIG_SYS_SATA1_OFFSET 0x18000 |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 428 | #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) |
| 429 | #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 430 | #define CONFIG_SATA2 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 431 | #define CONFIG_SYS_SATA2_OFFSET 0x19000 |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 432 | #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) |
| 433 | #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 434 | |
| 435 | #ifdef CONFIG_FSL_SATA |
| 436 | #define CONFIG_LBA48 |
| 437 | #define CONFIG_CMD_SATA |
| 438 | #define CONFIG_DOS_PARTITION |
| 439 | #define CONFIG_CMD_EXT2 |
| 440 | #endif |
| 441 | |
| 442 | /* |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 443 | * Environment |
| 444 | */ |
Masahiro Yamada | 5d329a8 | 2014-06-04 10:26:51 +0900 | [diff] [blame] | 445 | #if !defined(CONFIG_SYS_RAMBOOT) |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 446 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 447 | #define CONFIG_ENV_ADDR \ |
| 448 | (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 449 | #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ |
| 450 | #define CONFIG_ENV_SIZE 0x2000 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 451 | #else |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 452 | #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ |
Jean-Christophe PLAGNIOL-VILLARD | 68a8756 | 2008-09-10 22:48:00 +0200 | [diff] [blame] | 453 | #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 454 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 455 | #define CONFIG_ENV_SIZE 0x2000 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 456 | #endif |
| 457 | |
| 458 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 459 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 460 | |
| 461 | /* |
| 462 | * BOOTP options |
| 463 | */ |
| 464 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 465 | #define CONFIG_BOOTP_BOOTPATH |
| 466 | #define CONFIG_BOOTP_GATEWAY |
| 467 | #define CONFIG_BOOTP_HOSTNAME |
| 468 | |
| 469 | /* |
| 470 | * Command line configuration. |
| 471 | */ |
| 472 | #include <config_cmd_default.h> |
| 473 | |
| 474 | #define CONFIG_CMD_PING |
| 475 | #define CONFIG_CMD_I2C |
| 476 | #define CONFIG_CMD_MII |
| 477 | #define CONFIG_CMD_DATE |
| 478 | #define CONFIG_CMD_PCI |
| 479 | |
Masahiro Yamada | 5d329a8 | 2014-06-04 10:26:51 +0900 | [diff] [blame] | 480 | #if defined(CONFIG_SYS_RAMBOOT) |
Mike Frysinger | 78dcaf4 | 2009-01-28 19:08:14 -0500 | [diff] [blame] | 481 | #undef CONFIG_CMD_SAVEENV |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 482 | #undef CONFIG_CMD_LOADS |
| 483 | #endif |
| 484 | |
| 485 | #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 486 | #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 487 | |
| 488 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 489 | |
| 490 | /* |
| 491 | * Miscellaneous configurable options |
| 492 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 493 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 494 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 495 | |
| 496 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 497 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 498 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 499 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 500 | #endif |
| 501 | |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 502 | /* Print Buffer Size */ |
| 503 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) |
| 504 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 505 | /* Boot Argument Buffer Size */ |
| 506 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 507 | |
| 508 | /* |
| 509 | * For booting Linux, the board info and command line data |
Ira W. Snyder | c5a22d0 | 2010-09-10 15:42:32 -0700 | [diff] [blame] | 510 | * have to be in the first 256 MB of memory, since this is |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 511 | * the maximum mapped by the Linux kernel during initialization. |
| 512 | */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 513 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 514 | |
| 515 | /* |
| 516 | * Core HID Setup |
| 517 | */ |
Kim Phillips | f3c7cd9 | 2010-04-20 19:37:54 -0500 | [diff] [blame] | 518 | #define CONFIG_SYS_HID0_INIT 0x000000000 |
| 519 | #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ |
| 520 | HID0_ENABLE_INSTRUCTION_CACHE | \ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 521 | HID0_ENABLE_DYNAMIC_POWER_MANAGMENT) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 522 | #define CONFIG_SYS_HID2 HID2_HBE |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 523 | |
| 524 | /* |
| 525 | * MMU Setup |
| 526 | */ |
Becky Bruce | 03ea1be | 2008-05-08 19:02:12 -0500 | [diff] [blame] | 527 | #define CONFIG_HIGH_BATS 1 /* High BATs supported */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 528 | |
| 529 | /* DDR: cache cacheable */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 530 | #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 531 | | BATL_PP_RW \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 532 | | BATL_MEMCOHERENCE) |
| 533 | #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ |
| 534 | | BATU_BL_128M \ |
| 535 | | BATU_VS \ |
| 536 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 537 | #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L |
| 538 | #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 539 | |
| 540 | /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 541 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 542 | | BATL_PP_RW \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 543 | | BATL_CACHEINHIBIT \ |
| 544 | | BATL_GUARDEDSTORAGE) |
| 545 | #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \ |
| 546 | | BATU_BL_8M \ |
| 547 | | BATU_VS \ |
| 548 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 549 | #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L |
| 550 | #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 551 | |
| 552 | /* FLASH: icache cacheable, but dcache-inhibit and guarded */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 553 | #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 554 | | BATL_PP_RW \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 555 | | BATL_MEMCOHERENCE) |
| 556 | #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \ |
| 557 | | BATU_BL_32M \ |
| 558 | | BATU_VS \ |
| 559 | | BATU_VP) |
| 560 | #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 561 | | BATL_PP_RW \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 562 | | BATL_CACHEINHIBIT \ |
| 563 | | BATL_GUARDEDSTORAGE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 564 | #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 565 | |
| 566 | /* Stack in dcache: cacheable, no memory coherence */ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 567 | #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 568 | #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR \ |
| 569 | | BATU_BL_128K \ |
| 570 | | BATU_VS \ |
| 571 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 572 | #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L |
| 573 | #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 574 | |
| 575 | /* PCI MEM space: cacheable */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 576 | #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 577 | | BATL_PP_RW \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 578 | | BATL_MEMCOHERENCE) |
| 579 | #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS \ |
| 580 | | BATU_BL_256M \ |
| 581 | | BATU_VS \ |
| 582 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 583 | #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L |
| 584 | #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 585 | |
| 586 | /* PCI MMIO space: cache-inhibit and guarded */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 587 | #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 588 | | BATL_PP_RW \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 589 | | BATL_CACHEINHIBIT \ |
| 590 | | BATL_GUARDEDSTORAGE) |
| 591 | #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS \ |
| 592 | | BATU_BL_256M \ |
| 593 | | BATU_VS \ |
| 594 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 595 | #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L |
| 596 | #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 597 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 598 | #define CONFIG_SYS_IBAT6L 0 |
| 599 | #define CONFIG_SYS_IBAT6U 0 |
| 600 | #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L |
| 601 | #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 602 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 603 | #define CONFIG_SYS_IBAT7L 0 |
| 604 | #define CONFIG_SYS_IBAT7U 0 |
| 605 | #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L |
| 606 | #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 607 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 608 | #if defined(CONFIG_CMD_KGDB) |
| 609 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 610 | #endif |
| 611 | |
| 612 | /* |
| 613 | * Environment Configuration |
| 614 | */ |
| 615 | |
| 616 | #define CONFIG_ENV_OVERWRITE |
| 617 | |
| 618 | #if defined(CONFIG_TSEC_ENET) |
| 619 | #define CONFIG_HAS_ETH0 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 620 | #define CONFIG_HAS_ETH1 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 621 | #endif |
| 622 | |
| 623 | #define CONFIG_BAUDRATE 115200 |
| 624 | |
Kim Phillips | fd3a3fc | 2009-08-21 16:34:38 -0500 | [diff] [blame] | 625 | #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 626 | |
| 627 | #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ |
| 628 | #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ |
| 629 | |
| 630 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 631 | "netdev=eth0\0" \ |
| 632 | "consoledev=ttyS0\0" \ |
| 633 | "ramdiskaddr=1000000\0" \ |
| 634 | "ramdiskfile=ramfs.83xx\0" \ |
| 635 | "fdtaddr=780000\0" \ |
| 636 | "fdtfile=mpc8315erdb.dtb\0" \ |
| 637 | "usb_phy_type=utmi\0" \ |
| 638 | "" |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 639 | |
| 640 | #define CONFIG_NFSBOOTCOMMAND \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 641 | "setenv bootargs root=/dev/nfs rw " \ |
| 642 | "nfsroot=$serverip:$rootpath " \ |
| 643 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ |
| 644 | "$netdev:off " \ |
| 645 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 646 | "tftp $loadaddr $bootfile;" \ |
| 647 | "tftp $fdtaddr $fdtfile;" \ |
| 648 | "bootm $loadaddr - $fdtaddr" |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 649 | |
| 650 | #define CONFIG_RAMBOOTCOMMAND \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 651 | "setenv bootargs root=/dev/ram rw " \ |
| 652 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 653 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 654 | "tftp $loadaddr $bootfile;" \ |
| 655 | "tftp $fdtaddr $fdtfile;" \ |
| 656 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 657 | |
| 658 | |
| 659 | #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND |
| 660 | |
| 661 | #endif /* __CONFIG_H */ |