blob: 2186152a0b8ea8a5e0a906c78b238db1b6114e0e [file] [log] [blame]
Lokesh Vutla86106ed2021-05-06 16:45:00 +05301// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2021 Texas Instruments Incorporated - https://www.ti.com/
4 */
5
Roger Quadrosaf6e2a72023-08-05 11:14:40 +03006#include "k3-am642-sk.dts"
Dave Gerlachd7760d02022-09-29 12:35:48 -05007#include "k3-am64-sk-lp4-1600MTs.dtsi"
Lokesh Vutla86106ed2021-05-06 16:45:00 +05308#include "k3-am64-ddr.dtsi"
9
Roger Quadrosaf6e2a72023-08-05 11:14:40 +030010#include "k3-am642-sk-u-boot.dtsi"
Lokesh Vutla86106ed2021-05-06 16:45:00 +053011
Roger Quadrosaf6e2a72023-08-05 11:14:40 +030012/ {
Lokesh Vutla86106ed2021-05-06 16:45:00 +053013 aliases {
14 remoteproc0 = &sysctrler;
15 remoteproc1 = &a53_0;
16 };
17
Lokesh Vutla86106ed2021-05-06 16:45:00 +053018 a53_0: a53@0 {
19 compatible = "ti,am654-rproc";
20 reg = <0x00 0x00a90000 0x00 0x10>;
21 power-domains = <&k3_pds 61 TI_SCI_PD_EXCLUSIVE>,
Manorit Chawdhrya6c9a6b2023-04-14 09:47:56 +053022 <&k3_pds 135 TI_SCI_PD_EXCLUSIVE>,
23 <&k3_pds 137 TI_SCI_PD_EXCLUSIVE>;
Lokesh Vutla86106ed2021-05-06 16:45:00 +053024 resets = <&k3_reset 135 0>;
25 clocks = <&k3_clks 61 0>;
26 assigned-clocks = <&k3_clks 61 0>, <&k3_clks 135 0>;
27 assigned-clock-parents = <&k3_clks 61 2>;
28 assigned-clock-rates = <200000000>, <1000000000>;
29 ti,sci = <&dmsc>;
30 ti,sci-proc-id = <32>;
31 ti,sci-host-id = <10>;
Simon Glassd3a98cb2023-02-13 08:56:33 -070032 bootph-pre-ram;
Lokesh Vutla86106ed2021-05-06 16:45:00 +053033 };
34
Lokesh Vutla86106ed2021-05-06 16:45:00 +053035 clk_200mhz: dummy-clock-200mhz {
36 compatible = "fixed-clock";
37 #clock-cells = <0>;
38 clock-frequency = <200000000>;
Simon Glassd3a98cb2023-02-13 08:56:33 -070039 bootph-pre-ram;
Lokesh Vutla86106ed2021-05-06 16:45:00 +053040 };
41};
42
43&cbass_main {
44 sysctrler: sysctrler {
45 compatible = "ti,am654-system-controller";
46 mboxes= <&secure_proxy_main 1>, <&secure_proxy_main 0>;
47 mbox-names = "tx", "rx";
Simon Glassd3a98cb2023-02-13 08:56:33 -070048 bootph-pre-ram;
Lokesh Vutla86106ed2021-05-06 16:45:00 +053049 };
50};
51
Lokesh Vutla86106ed2021-05-06 16:45:00 +053052&dmsc {
53 mboxes= <&secure_proxy_main 0>,
54 <&secure_proxy_main 1>,
55 <&secure_proxy_main 0>;
56 mbox-names = "rx", "tx", "notify";
57 ti,host-id = <35>;
58 ti,secure-host;
59};
60
Lokesh Vutla86106ed2021-05-06 16:45:00 +053061&sdhci1 {
Lokesh Vutla86106ed2021-05-06 16:45:00 +053062 clocks = <&clk_200mhz>;
63 clock-names = "clk_xin";
Lokesh Vutla86106ed2021-05-06 16:45:00 +053064};
65
Kishon Vijay Abraham I35c392c2021-10-20 21:09:12 +053066&serdes_wiz0 {
67 status = "okay";
68};
69
Roger Quadrosaf6e2a72023-08-05 11:14:40 +030070/* UART is initialized before SYSFW is started
71 * so we can't do any power-domain/clock operations.
72 * Delete clock/power-domain properties to avoid
73 * UART init failure
74 */
75&main_uart0 {
76 /delete-property/ power-domains;
77 /delete-property/ clocks;
78 /delete-property/ clock-names;
Vignesh Raghavendra14953582021-12-24 12:55:35 +053079};
80
Roger Quadrosaf6e2a72023-08-05 11:14:40 +030081/* timer init is called as part of rproc_start() while
82 * starting System Firmware, so any clock/power-domain
83 * operations will fail as SYSFW is not yet up and running.
84 * Delete all clock/power-domain properties to avoid
85 * timer init failure.
86 * This is an always on timer at 20MHz.
87 */
88&main_timer0 {
89 /delete-property/ clocks;
90 /delete-property/ assigned-clocks;
91 /delete-property/ assigned-clock-parents;
92 /delete-property/ power-domains;
Vignesh Raghavendra14953582021-12-24 12:55:35 +053093};
Jonathan Humphreyse1ce4f42024-02-23 18:17:02 -060094
95&ospi0 {
96 reg = <0x00 0x0fc40000 0x00 0x100>,
97 <0x00 0x60000000 0x00 0x8000000>;
98};