Lokesh Vutla | 86106ed | 2021-05-06 16:45:00 +0530 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
| 2 | /* |
| 3 | * Copyright (C) 2021 Texas Instruments Incorporated - https://www.ti.com/ |
| 4 | */ |
| 5 | |
Roger Quadros | af6e2a7 | 2023-08-05 11:14:40 +0300 | [diff] [blame] | 6 | #include "k3-am642-sk.dts" |
Dave Gerlach | d7760d0 | 2022-09-29 12:35:48 -0500 | [diff] [blame] | 7 | #include "k3-am64-sk-lp4-1600MTs.dtsi" |
Lokesh Vutla | 86106ed | 2021-05-06 16:45:00 +0530 | [diff] [blame] | 8 | #include "k3-am64-ddr.dtsi" |
| 9 | |
Roger Quadros | af6e2a7 | 2023-08-05 11:14:40 +0300 | [diff] [blame] | 10 | #include "k3-am642-sk-u-boot.dtsi" |
Lokesh Vutla | 86106ed | 2021-05-06 16:45:00 +0530 | [diff] [blame] | 11 | |
Roger Quadros | af6e2a7 | 2023-08-05 11:14:40 +0300 | [diff] [blame] | 12 | / { |
Lokesh Vutla | 86106ed | 2021-05-06 16:45:00 +0530 | [diff] [blame] | 13 | aliases { |
| 14 | remoteproc0 = &sysctrler; |
| 15 | remoteproc1 = &a53_0; |
| 16 | }; |
| 17 | |
Lokesh Vutla | 86106ed | 2021-05-06 16:45:00 +0530 | [diff] [blame] | 18 | a53_0: a53@0 { |
| 19 | compatible = "ti,am654-rproc"; |
| 20 | reg = <0x00 0x00a90000 0x00 0x10>; |
| 21 | power-domains = <&k3_pds 61 TI_SCI_PD_EXCLUSIVE>, |
Manorit Chawdhry | a6c9a6b | 2023-04-14 09:47:56 +0530 | [diff] [blame] | 22 | <&k3_pds 135 TI_SCI_PD_EXCLUSIVE>, |
| 23 | <&k3_pds 137 TI_SCI_PD_EXCLUSIVE>; |
Lokesh Vutla | 86106ed | 2021-05-06 16:45:00 +0530 | [diff] [blame] | 24 | resets = <&k3_reset 135 0>; |
| 25 | clocks = <&k3_clks 61 0>; |
| 26 | assigned-clocks = <&k3_clks 61 0>, <&k3_clks 135 0>; |
| 27 | assigned-clock-parents = <&k3_clks 61 2>; |
| 28 | assigned-clock-rates = <200000000>, <1000000000>; |
| 29 | ti,sci = <&dmsc>; |
| 30 | ti,sci-proc-id = <32>; |
| 31 | ti,sci-host-id = <10>; |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 32 | bootph-pre-ram; |
Lokesh Vutla | 86106ed | 2021-05-06 16:45:00 +0530 | [diff] [blame] | 33 | }; |
| 34 | |
Lokesh Vutla | 86106ed | 2021-05-06 16:45:00 +0530 | [diff] [blame] | 35 | clk_200mhz: dummy-clock-200mhz { |
| 36 | compatible = "fixed-clock"; |
| 37 | #clock-cells = <0>; |
| 38 | clock-frequency = <200000000>; |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 39 | bootph-pre-ram; |
Lokesh Vutla | 86106ed | 2021-05-06 16:45:00 +0530 | [diff] [blame] | 40 | }; |
| 41 | }; |
| 42 | |
| 43 | &cbass_main { |
| 44 | sysctrler: sysctrler { |
| 45 | compatible = "ti,am654-system-controller"; |
| 46 | mboxes= <&secure_proxy_main 1>, <&secure_proxy_main 0>; |
| 47 | mbox-names = "tx", "rx"; |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 48 | bootph-pre-ram; |
Lokesh Vutla | 86106ed | 2021-05-06 16:45:00 +0530 | [diff] [blame] | 49 | }; |
| 50 | }; |
| 51 | |
Lokesh Vutla | 86106ed | 2021-05-06 16:45:00 +0530 | [diff] [blame] | 52 | &dmsc { |
| 53 | mboxes= <&secure_proxy_main 0>, |
| 54 | <&secure_proxy_main 1>, |
| 55 | <&secure_proxy_main 0>; |
| 56 | mbox-names = "rx", "tx", "notify"; |
| 57 | ti,host-id = <35>; |
| 58 | ti,secure-host; |
| 59 | }; |
| 60 | |
Lokesh Vutla | 86106ed | 2021-05-06 16:45:00 +0530 | [diff] [blame] | 61 | &sdhci1 { |
Lokesh Vutla | 86106ed | 2021-05-06 16:45:00 +0530 | [diff] [blame] | 62 | clocks = <&clk_200mhz>; |
| 63 | clock-names = "clk_xin"; |
Lokesh Vutla | 86106ed | 2021-05-06 16:45:00 +0530 | [diff] [blame] | 64 | }; |
| 65 | |
Kishon Vijay Abraham I | 35c392c | 2021-10-20 21:09:12 +0530 | [diff] [blame] | 66 | &serdes_wiz0 { |
| 67 | status = "okay"; |
| 68 | }; |
| 69 | |
Roger Quadros | af6e2a7 | 2023-08-05 11:14:40 +0300 | [diff] [blame] | 70 | /* UART is initialized before SYSFW is started |
| 71 | * so we can't do any power-domain/clock operations. |
| 72 | * Delete clock/power-domain properties to avoid |
| 73 | * UART init failure |
| 74 | */ |
| 75 | &main_uart0 { |
| 76 | /delete-property/ power-domains; |
| 77 | /delete-property/ clocks; |
| 78 | /delete-property/ clock-names; |
Vignesh Raghavendra | 1495358 | 2021-12-24 12:55:35 +0530 | [diff] [blame] | 79 | }; |
| 80 | |
Roger Quadros | af6e2a7 | 2023-08-05 11:14:40 +0300 | [diff] [blame] | 81 | /* timer init is called as part of rproc_start() while |
| 82 | * starting System Firmware, so any clock/power-domain |
| 83 | * operations will fail as SYSFW is not yet up and running. |
| 84 | * Delete all clock/power-domain properties to avoid |
| 85 | * timer init failure. |
| 86 | * This is an always on timer at 20MHz. |
| 87 | */ |
| 88 | &main_timer0 { |
| 89 | /delete-property/ clocks; |
| 90 | /delete-property/ assigned-clocks; |
| 91 | /delete-property/ assigned-clock-parents; |
| 92 | /delete-property/ power-domains; |
Vignesh Raghavendra | 1495358 | 2021-12-24 12:55:35 +0530 | [diff] [blame] | 93 | }; |
Jonathan Humphreys | e1ce4f4 | 2024-02-23 18:17:02 -0600 | [diff] [blame] | 94 | |
| 95 | &ospi0 { |
| 96 | reg = <0x00 0x0fc40000 0x00 0x100>, |
| 97 | <0x00 0x60000000 0x00 0x8000000>; |
| 98 | }; |