| /* SPDX-License-Identifier: GPL-2.0+ */ |
| /* |
| * clocks_am33xx.h |
| * |
| * AM33xx clock define |
| * |
| * Copyright (C) 2013 Texas Instruments Incorporated - https://www.ti.com/ |
| */ |
| |
| #ifndef _CLOCKS_AM33XX_H_ |
| #define _CLOCKS_AM33XX_H_ |
| |
| /* MAIN PLL Fdll supported frequencies */ |
| #define MPUPLL_M_1000 1000 |
| #define MPUPLL_M_800 800 |
| #define MPUPLL_M_720 720 |
| #define MPUPLL_M_600 600 |
| #define MPUPLL_M_500 500 |
| #define MPUPLL_M_300 300 |
| |
| #define UART_RESET (0x1 << 1) |
| #define UART_CLK_RUNNING_MASK 0x1 |
| #define UART_SMART_IDLE_EN (0x1 << 0x3) |
| |
| #define CM_DLL_CTRL_NO_OVERRIDE 0x0 |
| #define CM_DLL_READYST 0x4 |
| |
| #define NUM_OPPS 6 |
| |
| extern void enable_dmm_clocks(void); |
| extern void enable_emif_clocks(void); |
| extern const struct dpll_params dpll_core_opp100; |
| extern struct dpll_params dpll_mpu_opp100; |
| |
| #endif /* endif _CLOCKS_AM33XX_H_ */ |