blob: 8e72b5424d15214b2e1fb1a40852a636f345d890 [file] [log] [blame]
// SPDX-License-Identifier: GPL-2.0+
/*
* Copyright (C) 2025 Marek Vasut <marek.vasut+renesas@mailbox.org>
*/
#include <asm/io.h>
#include <compiler.h>
#include <dbsc5.h>
#include <spl.h>
#if defined(CONFIG_XPL_BUILD)
static const struct renesas_dbsc5_board_config
renesas_v4h_sparrowhawk_8g_6400_dbsc5_board_config = {
/* RENESAS V4H Sparrow Hawk (64Gbit 1rank) */
.bdcfg_phyvalid = 0xF,
.bdcfg_vref_r = 0x0,
.bdcfg_vref_w = 0x0,
.bdcfg_vref_ca = 0x0,
.bdcfg_rfm_chk = true,
.ch = {
[0] = {
.bdcfg_ddr_density = { 0x06, 0xFF },
.bdcfg_ca_swap = 0x04506132,
.bdcfg_dqs_swap = 0x01,
.bdcfg_dq_swap = { 0x26157084, 0x12306854 },
.bdcfg_dm_swap = { 0x03, 0x07 },
.bdcfg_cs_swap = 0x10
},
[1] = {
.bdcfg_ddr_density = { 0x06, 0xFF },
.bdcfg_ca_swap = 0x02431065,
.bdcfg_dqs_swap = 0x10,
.bdcfg_dq_swap = { 0x56782314, 0x70423856 },
.bdcfg_dm_swap = { 0x00, 0x01 },
.bdcfg_cs_swap = 0x10
},
[2] = {
.bdcfg_ddr_density = { 0x06, 0xFF },
.bdcfg_ca_swap = 0x02150643,
.bdcfg_dqs_swap = 0x10,
.bdcfg_dq_swap = { 0x58264031, 0x40587236 },
.bdcfg_dm_swap = { 0x07, 0x01 },
.bdcfg_cs_swap = 0x10
},
[3] = {
.bdcfg_ddr_density = { 0x06, 0xFF },
.bdcfg_ca_swap = 0x01546230,
.bdcfg_dqs_swap = 0x01,
.bdcfg_dq_swap = { 0x45761328, 0x68023745 },
.bdcfg_dm_swap = { 0x00, 0x01 },
.bdcfg_cs_swap = 0x10
}
}
};
static const struct renesas_dbsc5_board_config
renesas_v4h_sparrowhawk_16g_5500_dbsc5_board_config = {
/* RENESAS V4H Sparrow Hawk (64Gbit 2rank) */
.bdcfg_phyvalid = 0xF,
.bdcfg_vref_r = 0x0,
.bdcfg_vref_w = 0x0,
.bdcfg_vref_ca = 0x0,
.bdcfg_rfm_chk = true,
.ch = {
[0] = {
.bdcfg_ddr_density = { 0x06, 0x06 },
.bdcfg_ca_swap = 0x04506132,
.bdcfg_dqs_swap = 0x01,
.bdcfg_dq_swap = { 0x26157084, 0x12306854 },
.bdcfg_dm_swap = { 0x03, 0x07 },
.bdcfg_cs_swap = 0x10
},
[1] = {
.bdcfg_ddr_density = { 0x06, 0x06 },
.bdcfg_ca_swap = 0x02431065,
.bdcfg_dqs_swap = 0x10,
.bdcfg_dq_swap = { 0x56782314, 0x70423856 },
.bdcfg_dm_swap = { 0x00, 0x01 },
.bdcfg_cs_swap = 0x10
},
[2] = {
.bdcfg_ddr_density = { 0x06, 0x06 },
.bdcfg_ca_swap = 0x02150643,
.bdcfg_dqs_swap = 0x10,
.bdcfg_dq_swap = { 0x58264031, 0x40587236 },
.bdcfg_dm_swap = { 0x07, 0x01 },
.bdcfg_cs_swap = 0x10
},
[3] = {
.bdcfg_ddr_density = { 0x06, 0x06 },
.bdcfg_ca_swap = 0x01546230,
.bdcfg_dqs_swap = 0x01,
.bdcfg_dq_swap = { 0x45761328, 0x68023745 },
.bdcfg_dm_swap = { 0x00, 0x01 },
.bdcfg_cs_swap = 0x10
}
}
};
const struct renesas_dbsc5_board_config *
dbsc5_get_board_data(struct udevice *dev, const u32 modemr0)
{
/*
* MD[19] is used to discern between 5500 Mbps and 6400 Mbps operation.
*
* Boards with 1 rank of DRAM can operate at 6400 Mbps, those are the
* Sparrow Hawk boards with 8 GiB of DRAM. Boards with 2 ranks of DRAM
* are limited to 5500 Mbps operation, those are the boards with 16 GiB
* of DRAM.
*
* Use MD[19] setting to discern 8 GiB and 16 GiB DRAM Sparrow Hawk
* board variants from each other automatically.
*/
if (modemr0 & BIT(19))
return &renesas_v4h_sparrowhawk_16g_5500_dbsc5_board_config;
else
return &renesas_v4h_sparrowhawk_8g_6400_dbsc5_board_config;
}
#endif
#define RST_MODEMR0 0xe6160000
DECLARE_GLOBAL_DATA_PTR;
void renesas_dram_init_banksize(void)
{
const u32 modemr0 = readl(RST_MODEMR0);
int bank;
/* 8 GiB device, do nothing. */
if (!(modemr0 & BIT(19)))
return;
/* 16 GiB device, adjust memory map. */
for (bank = 0; bank < CONFIG_NR_DRAM_BANKS; bank++) {
if (gd->bd->bi_dram[bank].start == 0x480000000ULL)
gd->bd->bi_dram[bank].size = 0x180000000ULL;
else if (gd->bd->bi_dram[bank].start == 0x600000000ULL)
gd->bd->bi_dram[bank].size = 0x200000000ULL;
}
}