blob: bb6a35cf047a17ae5e5c023acd9188e14e9f06fa [file] [log] [blame]
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00001/*
Javier Almansa Sobrino8c8107e2023-05-03 12:16:11 +01002 * Copyright (c) 2017-2023, Arm Limited and Contributors. All rights reserved.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00005 */
6
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00007#include <assert.h>
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +01008#include <stdbool.h>
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +01009#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <arch.h>
Antonio Nino Diazc326c342019-01-11 11:20:10 +000012#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <arch_helpers.h>
14#include <lib/cassert.h>
15#include <lib/utils_def.h>
16#include <lib/xlat_tables/xlat_tables_v2.h>
17
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000018#include "../xlat_tables_private.h"
19
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010020/*
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010021 * Returns true if the provided granule size is supported, false otherwise.
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010022 */
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010023bool xlat_arch_is_granule_size_supported(size_t size)
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010024{
Javier Almansa Sobrino8c8107e2023-05-03 12:16:11 +010025 unsigned int tgranx;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010026
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010027 if (size == PAGE_SIZE_4KB) {
Javier Almansa Sobrino8c8107e2023-05-03 12:16:11 +010028 tgranx = read_id_aa64mmfr0_el0_tgran4_field();
29 /* MSB of TGRAN4 field will be '1' for unsupported feature */
Javier Almansa Sobrinocf34a672023-07-12 17:42:36 +010030 return (tgranx < 8U);
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010031 } else if (size == PAGE_SIZE_16KB) {
Javier Almansa Sobrino8c8107e2023-05-03 12:16:11 +010032 tgranx = read_id_aa64mmfr0_el0_tgran16_field();
33 return (tgranx >= ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED);
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010034 } else if (size == PAGE_SIZE_64KB) {
Javier Almansa Sobrino8c8107e2023-05-03 12:16:11 +010035 tgranx = read_id_aa64mmfr0_el0_tgran64_field();
36 /* MSB of TGRAN64 field will be '1' for unsupported feature */
Javier Almansa Sobrinocf34a672023-07-12 17:42:36 +010037 return (tgranx < 8U);
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010038 } else {
Javier Almansa Sobrino8c8107e2023-05-03 12:16:11 +010039 return false;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010040 }
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010041}
42
43size_t xlat_arch_get_max_supported_granule_size(void)
44{
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010045 if (xlat_arch_is_granule_size_supported(PAGE_SIZE_64KB)) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010046 return PAGE_SIZE_64KB;
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010047 } else if (xlat_arch_is_granule_size_supported(PAGE_SIZE_16KB)) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010048 return PAGE_SIZE_16KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010049 } else {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010050 assert(xlat_arch_is_granule_size_supported(PAGE_SIZE_4KB));
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010051 return PAGE_SIZE_4KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010052 }
53}
54
Zelalem Aweke173c6a22021-07-08 17:23:04 -050055/*
56 * Determine the physical address space encoded in the 'attr' parameter.
57 *
58 * The physical address will fall into one of four spaces; secure,
59 * nonsecure, root, or realm if RME is enabled, or one of two spaces;
60 * secure and nonsecure otherwise.
61 */
62uint32_t xlat_arch_get_pas(uint32_t attr)
63{
64 uint32_t pas = MT_PAS(attr);
65
66 switch (pas) {
67#if ENABLE_RME
68 /* TTD.NSE = 1 and TTD.NS = 1 for Realm PAS */
69 case MT_REALM:
70 return LOWER_ATTRS(EL3_S1_NSE | NS);
71 /* TTD.NSE = 1 and TTD.NS = 0 for Root PAS */
72 case MT_ROOT:
73 return LOWER_ATTRS(EL3_S1_NSE);
74#endif
75 case MT_NS:
76 return LOWER_ATTRS(NS);
77 default: /* MT_SECURE */
78 return 0U;
79 }
80}
81
Antonio Nino Diazbafc7532017-10-25 11:53:25 +010082unsigned long long tcr_physical_addr_size_bits(unsigned long long max_addr)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000083{
84 /* Physical address can't exceed 48 bits */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010085 assert((max_addr & ADDR_MASK_48_TO_63) == 0U);
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000086
87 /* 48 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010088 if ((max_addr & ADDR_MASK_44_TO_47) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000089 return TCR_PS_BITS_256TB;
90
91 /* 44 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010092 if ((max_addr & ADDR_MASK_42_TO_43) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000093 return TCR_PS_BITS_16TB;
94
95 /* 42 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010096 if ((max_addr & ADDR_MASK_40_TO_41) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000097 return TCR_PS_BITS_4TB;
98
99 /* 40 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100100 if ((max_addr & ADDR_MASK_36_TO_39) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000101 return TCR_PS_BITS_1TB;
102
103 /* 36 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100104 if ((max_addr & ADDR_MASK_32_TO_35) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000105 return TCR_PS_BITS_64GB;
106
107 return TCR_PS_BITS_4GB;
108}
109
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +0000110#if ENABLE_ASSERTIONS
Antonio Nino Diazb9ae5db2018-05-02 11:23:56 +0100111/*
112 * Physical Address ranges supported in the AArch64 Memory Model. Value 0b110 is
113 * supported in ARMv8.2 onwards.
114 */
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000115static const unsigned int pa_range_bits_arr[] = {
116 PARANGE_0000, PARANGE_0001, PARANGE_0010, PARANGE_0011, PARANGE_0100,
Antonio Nino Diazb9ae5db2018-05-02 11:23:56 +0100117 PARANGE_0101, PARANGE_0110
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000118};
119
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +0100120unsigned long long xlat_arch_get_max_supported_pa(void)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000121{
122 u_register_t pa_range = read_id_aa64mmfr0_el1() &
123 ID_AA64MMFR0_EL1_PARANGE_MASK;
124
125 /* All other values are reserved */
126 assert(pa_range < ARRAY_SIZE(pa_range_bits_arr));
127
David Cunadoc1503122018-02-16 21:12:58 +0000128 return (1ULL << pa_range_bits_arr[pa_range]) - 1ULL;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000129}
Sathees Balya74155972019-01-25 11:36:01 +0000130
131/*
132 * Return minimum virtual address space size supported by the architecture
133 */
134uintptr_t xlat_get_min_virt_addr_space_size(void)
135{
136 uintptr_t ret;
137
138 if (is_armv8_4_ttst_present())
139 ret = MIN_VIRT_ADDR_SPACE_SIZE_TTST;
140 else
141 ret = MIN_VIRT_ADDR_SPACE_SIZE;
142
143 return ret;
144}
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +0000145#endif /* ENABLE_ASSERTIONS*/
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000146
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +0100147bool is_mmu_enabled_ctx(const xlat_ctx_t *ctx)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000148{
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100149 if (ctx->xlat_regime == EL1_EL0_REGIME) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100150 assert(xlat_arch_current_el() >= 1U);
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +0100151 return (read_sctlr_el1() & SCTLR_M_BIT) != 0U;
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100152 } else if (ctx->xlat_regime == EL2_REGIME) {
153 assert(xlat_arch_current_el() >= 2U);
154 return (read_sctlr_el2() & SCTLR_M_BIT) != 0U;
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100155 } else {
156 assert(ctx->xlat_regime == EL3_REGIME);
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100157 assert(xlat_arch_current_el() >= 3U);
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +0100158 return (read_sctlr_el3() & SCTLR_M_BIT) != 0U;
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100159 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000160}
161
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +0100162bool is_dcache_enabled(void)
163{
Masahiro Yamada0a3c95b2020-04-02 16:20:21 +0900164 unsigned int el = get_current_el_maybe_constant();
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +0100165
166 if (el == 1U) {
167 return (read_sctlr_el1() & SCTLR_C_BIT) != 0U;
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100168 } else if (el == 2U) {
169 return (read_sctlr_el2() & SCTLR_C_BIT) != 0U;
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +0100170 } else {
171 return (read_sctlr_el3() & SCTLR_C_BIT) != 0U;
172 }
173}
174
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +0100175uint64_t xlat_arch_regime_get_xn_desc(int xlat_regime)
176{
177 if (xlat_regime == EL1_EL0_REGIME) {
178 return UPPER_ATTRS(UXN) | UPPER_ATTRS(PXN);
179 } else {
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100180 assert((xlat_regime == EL2_REGIME) ||
181 (xlat_regime == EL3_REGIME));
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +0100182 return UPPER_ATTRS(XN);
183 }
184}
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100185
Antonio Nino Diazad5dc7f2018-07-11 09:46:45 +0100186void xlat_arch_tlbi_va(uintptr_t va, int xlat_regime)
Douglas Raillard2d545792017-09-25 15:23:22 +0100187{
Antonio Nino Diazac998032017-02-27 17:23:54 +0000188 /*
189 * Ensure the translation table write has drained into memory before
190 * invalidating the TLB entry.
191 */
192 dsbishst();
193
Douglas Raillard2d545792017-09-25 15:23:22 +0100194 /*
195 * This function only supports invalidation of TLB entries for the EL3
196 * and EL1&0 translation regimes.
197 *
198 * Also, it is architecturally UNDEFINED to invalidate TLBs of a higher
199 * exception level (see section D4.9.2 of the ARM ARM rev B.a).
200 */
201 if (xlat_regime == EL1_EL0_REGIME) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100202 assert(xlat_arch_current_el() >= 1U);
Douglas Raillard2d545792017-09-25 15:23:22 +0100203 tlbivaae1is(TLBI_ADDR(va));
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100204 } else if (xlat_regime == EL2_REGIME) {
205 assert(xlat_arch_current_el() >= 2U);
206 tlbivae2is(TLBI_ADDR(va));
Douglas Raillard2d545792017-09-25 15:23:22 +0100207 } else {
208 assert(xlat_regime == EL3_REGIME);
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100209 assert(xlat_arch_current_el() >= 3U);
Douglas Raillard2d545792017-09-25 15:23:22 +0100210 tlbivae3is(TLBI_ADDR(va));
211 }
Antonio Nino Diazac998032017-02-27 17:23:54 +0000212}
213
214void xlat_arch_tlbi_va_sync(void)
215{
216 /*
217 * A TLB maintenance instruction can complete at any time after
218 * it is issued, but is only guaranteed to be complete after the
219 * execution of DSB by the PE that executed the TLB maintenance
220 * instruction. After the TLB invalidate instruction is
221 * complete, no new memory accesses using the invalidated TLB
222 * entries will be observed by any observer of the system
223 * domain. See section D4.8.2 of the ARMv8 (issue k), paragraph
224 * "Ordering and completion of TLB maintenance instructions".
225 */
226 dsbish();
227
228 /*
229 * The effects of a completed TLB maintenance instruction are
230 * only guaranteed to be visible on the PE that executed the
231 * instruction after the execution of an ISB instruction by the
232 * PE that executed the TLB maintenance instruction.
233 */
234 isb();
235}
236
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100237unsigned int xlat_arch_current_el(void)
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100238{
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100239 unsigned int el = (unsigned int)GET_EL(read_CurrentEl());
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100240
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100241 assert(el > 0U);
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100242
243 return el;
244}
245
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100246void setup_mmu_cfg(uint64_t *params, unsigned int flags,
247 const uint64_t *base_table, unsigned long long max_pa,
248 uintptr_t max_va, int xlat_regime)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000249{
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100250 uint64_t mair, ttbr0, tcr;
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100251 uintptr_t virtual_addr_space_size;
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100252
253 /* Set attributes in the right indices of the MAIR. */
254 mair = MAIR_ATTR_SET(ATTR_DEVICE, ATTR_DEVICE_INDEX);
255 mair |= MAIR_ATTR_SET(ATTR_IWBWA_OWBWA_NTR, ATTR_IWBWA_OWBWA_NTR_INDEX);
256 mair |= MAIR_ATTR_SET(ATTR_NON_CACHEABLE, ATTR_NON_CACHEABLE_INDEX);
257
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100258 /*
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100259 * Limit the input address ranges and memory region sizes translated
260 * using TTBR0 to the given virtual address space size.
261 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100262 assert(max_va < ((uint64_t)UINTPTR_MAX));
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100263
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100264 virtual_addr_space_size = (uintptr_t)max_va + 1U;
Sathees Balya74155972019-01-25 11:36:01 +0000265
266 assert(virtual_addr_space_size >=
267 xlat_get_min_virt_addr_space_size());
268 assert(virtual_addr_space_size <= MAX_VIRT_ADDR_SPACE_SIZE);
269 assert(IS_POWER_OF_TWO(virtual_addr_space_size));
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100270
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100271 /*
Sandrine Bailleux12e86442017-07-19 10:11:13 +0100272 * __builtin_ctzll(0) is undefined but here we are guaranteed that
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100273 * virtual_addr_space_size is in the range [1,UINTPTR_MAX].
274 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100275 int t0sz = 64 - __builtin_ctzll(virtual_addr_space_size);
276
Antonio Nino Diaz37f97a52019-03-27 11:10:31 +0000277 tcr = (uint64_t)t0sz << TCR_T0SZ_SHIFT;
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100278
279 /*
280 * Set the cacheability and shareability attributes for memory
281 * associated with translation table walks.
282 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100283 if ((flags & XLAT_TABLE_NC) != 0U) {
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100284 /* Inner & outer non-cacheable non-shareable. */
285 tcr |= TCR_SH_NON_SHAREABLE |
286 TCR_RGN_OUTER_NC | TCR_RGN_INNER_NC;
287 } else {
288 /* Inner & outer WBWA & shareable. */
289 tcr |= TCR_SH_INNER_SHAREABLE |
290 TCR_RGN_OUTER_WBA | TCR_RGN_INNER_WBA;
291 }
292
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +0100293 /*
294 * It is safer to restrict the max physical address accessible by the
295 * hardware as much as possible.
296 */
Antonio Nino Diazbafc7532017-10-25 11:53:25 +0100297 unsigned long long tcr_ps_bits = tcr_physical_addr_size_bits(max_pa);
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +0100298
Antonio Nino Diaz9d596c42018-07-12 15:43:07 +0100299 if (xlat_regime == EL1_EL0_REGIME) {
300 /*
301 * TCR_EL1.EPD1: Disable translation table walk for addresses
302 * that are translated using TTBR1_EL1.
303 */
304 tcr |= TCR_EPD1_BIT | (tcr_ps_bits << TCR_EL1_IPS_SHIFT);
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100305 } else if (xlat_regime == EL2_REGIME) {
306 tcr |= TCR_EL2_RES1 | (tcr_ps_bits << TCR_EL2_PS_SHIFT);
Antonio Nino Diaz9d596c42018-07-12 15:43:07 +0100307 } else {
308 assert(xlat_regime == EL3_REGIME);
309 tcr |= TCR_EL3_RES1 | (tcr_ps_bits << TCR_EL3_PS_SHIFT);
310 }
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100311
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100312 /* Set TTBR bits as well */
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100313 ttbr0 = (uint64_t) base_table;
314
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000315 if (is_armv8_2_ttcnp_present()) {
316 /* Enable CnP bit so as to share page tables with all PEs. */
317 ttbr0 |= TTBR_CNP_BIT;
318 }
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100319
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100320 params[MMU_CFG_MAIR] = mair;
321 params[MMU_CFG_TCR] = tcr;
322 params[MMU_CFG_TTBR0] = ttbr0;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000323}