blob: 00dc63b5dca4dca7ba99795329ba5affad541bd5 [file] [log] [blame]
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00001/*
Antonio Nino Diazb9ae5db2018-05-02 11:23:56 +01002 * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00005 */
6
7#include <arch.h>
8#include <arch_helpers.h>
9#include <assert.h>
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000010#include <cassert.h>
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000011#include <sys/types.h>
Isla Mitchellc4a1a072017-08-07 11:20:13 +010012#include <utils_def.h>
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000013#include <xlat_tables_v2.h>
14#include "../xlat_tables_private.h"
15
Jeenu Viswambharan58e81482018-04-27 15:06:57 +010016uint32_t mmu_cfg_params[MMU_CFG_PARAM_MAX];
17
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010018/*
19 * Returns 1 if the provided granule size is supported, 0 otherwise.
20 */
21int xlat_arch_is_granule_size_supported(size_t size)
22{
23 u_register_t id_aa64mmfr0_el1 = read_id_aa64mmfr0_el1();
24
25 if (size == (4U * 1024U)) {
26 return ((id_aa64mmfr0_el1 >> ID_AA64MMFR0_EL1_TGRAN4_SHIFT) &
27 ID_AA64MMFR0_EL1_TGRAN4_MASK) ==
28 ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED;
29 } else if (size == (16U * 1024U)) {
30 return ((id_aa64mmfr0_el1 >> ID_AA64MMFR0_EL1_TGRAN16_SHIFT) &
31 ID_AA64MMFR0_EL1_TGRAN16_MASK) ==
32 ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED;
33 } else if (size == (64U * 1024U)) {
34 return ((id_aa64mmfr0_el1 >> ID_AA64MMFR0_EL1_TGRAN64_SHIFT) &
35 ID_AA64MMFR0_EL1_TGRAN64_MASK) ==
36 ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED;
37 }
38
39 return 0;
40}
41
42size_t xlat_arch_get_max_supported_granule_size(void)
43{
44 if (xlat_arch_is_granule_size_supported(64U * 1024U)) {
45 return 64U * 1024U;
46 } else if (xlat_arch_is_granule_size_supported(16U * 1024U)) {
47 return 16U * 1024U;
48 } else {
49 assert(xlat_arch_is_granule_size_supported(4U * 1024U));
50 return 4U * 1024U;
51 }
52}
53
Antonio Nino Diazbafc7532017-10-25 11:53:25 +010054unsigned long long tcr_physical_addr_size_bits(unsigned long long max_addr)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000055{
56 /* Physical address can't exceed 48 bits */
57 assert((max_addr & ADDR_MASK_48_TO_63) == 0);
58
59 /* 48 bits address */
60 if (max_addr & ADDR_MASK_44_TO_47)
61 return TCR_PS_BITS_256TB;
62
63 /* 44 bits address */
64 if (max_addr & ADDR_MASK_42_TO_43)
65 return TCR_PS_BITS_16TB;
66
67 /* 42 bits address */
68 if (max_addr & ADDR_MASK_40_TO_41)
69 return TCR_PS_BITS_4TB;
70
71 /* 40 bits address */
72 if (max_addr & ADDR_MASK_36_TO_39)
73 return TCR_PS_BITS_1TB;
74
75 /* 36 bits address */
76 if (max_addr & ADDR_MASK_32_TO_35)
77 return TCR_PS_BITS_64GB;
78
79 return TCR_PS_BITS_4GB;
80}
81
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000082#if ENABLE_ASSERTIONS
Antonio Nino Diazb9ae5db2018-05-02 11:23:56 +010083/*
84 * Physical Address ranges supported in the AArch64 Memory Model. Value 0b110 is
85 * supported in ARMv8.2 onwards.
86 */
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000087static const unsigned int pa_range_bits_arr[] = {
88 PARANGE_0000, PARANGE_0001, PARANGE_0010, PARANGE_0011, PARANGE_0100,
Antonio Nino Diazb9ae5db2018-05-02 11:23:56 +010089 PARANGE_0101, PARANGE_0110
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000090};
91
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +010092unsigned long long xlat_arch_get_max_supported_pa(void)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000093{
94 u_register_t pa_range = read_id_aa64mmfr0_el1() &
95 ID_AA64MMFR0_EL1_PARANGE_MASK;
96
97 /* All other values are reserved */
98 assert(pa_range < ARRAY_SIZE(pa_range_bits_arr));
99
David Cunadoc1503122018-02-16 21:12:58 +0000100 return (1ULL << pa_range_bits_arr[pa_range]) - 1ULL;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000101}
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +0000102#endif /* ENABLE_ASSERTIONS*/
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000103
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100104int is_mmu_enabled_ctx(const xlat_ctx_t *ctx)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000105{
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100106 if (ctx->xlat_regime == EL1_EL0_REGIME) {
107 assert(xlat_arch_current_el() >= 1);
108 return (read_sctlr_el1() & SCTLR_M_BIT) != 0;
109 } else {
110 assert(ctx->xlat_regime == EL3_REGIME);
111 assert(xlat_arch_current_el() >= 3);
112 return (read_sctlr_el3() & SCTLR_M_BIT) != 0;
113 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000114}
115
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +0100116uint64_t xlat_arch_regime_get_xn_desc(int xlat_regime)
117{
118 if (xlat_regime == EL1_EL0_REGIME) {
119 return UPPER_ATTRS(UXN) | UPPER_ATTRS(PXN);
120 } else {
121 assert(xlat_regime == EL3_REGIME);
122 return UPPER_ATTRS(XN);
123 }
124}
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100125
Antonio Nino Diazad5dc7f2018-07-11 09:46:45 +0100126void xlat_arch_tlbi_va(uintptr_t va, int xlat_regime)
Douglas Raillard2d545792017-09-25 15:23:22 +0100127{
Antonio Nino Diazac998032017-02-27 17:23:54 +0000128 /*
129 * Ensure the translation table write has drained into memory before
130 * invalidating the TLB entry.
131 */
132 dsbishst();
133
Douglas Raillard2d545792017-09-25 15:23:22 +0100134 /*
135 * This function only supports invalidation of TLB entries for the EL3
136 * and EL1&0 translation regimes.
137 *
138 * Also, it is architecturally UNDEFINED to invalidate TLBs of a higher
139 * exception level (see section D4.9.2 of the ARM ARM rev B.a).
140 */
141 if (xlat_regime == EL1_EL0_REGIME) {
142 assert(xlat_arch_current_el() >= 1);
143 tlbivaae1is(TLBI_ADDR(va));
144 } else {
145 assert(xlat_regime == EL3_REGIME);
146 assert(xlat_arch_current_el() >= 3);
147 tlbivae3is(TLBI_ADDR(va));
148 }
Antonio Nino Diazac998032017-02-27 17:23:54 +0000149}
150
151void xlat_arch_tlbi_va_sync(void)
152{
153 /*
154 * A TLB maintenance instruction can complete at any time after
155 * it is issued, but is only guaranteed to be complete after the
156 * execution of DSB by the PE that executed the TLB maintenance
157 * instruction. After the TLB invalidate instruction is
158 * complete, no new memory accesses using the invalidated TLB
159 * entries will be observed by any observer of the system
160 * domain. See section D4.8.2 of the ARMv8 (issue k), paragraph
161 * "Ordering and completion of TLB maintenance instructions".
162 */
163 dsbish();
164
165 /*
166 * The effects of a completed TLB maintenance instruction are
167 * only guaranteed to be visible on the PE that executed the
168 * instruction after the execution of an ISB instruction by the
169 * PE that executed the TLB maintenance instruction.
170 */
171 isb();
172}
173
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100174int xlat_arch_current_el(void)
175{
176 int el = GET_EL(read_CurrentEl());
177
178 assert(el > 0);
179
180 return el;
181}
182
Antonio Nino Diaz9d596c42018-07-12 15:43:07 +0100183void setup_mmu_cfg(unsigned int flags, const uint64_t *base_table,
184 unsigned long long max_pa, uintptr_t max_va, int xlat_regime)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000185{
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100186 uint64_t mair, ttbr, tcr;
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100187 uintptr_t virtual_addr_space_size;
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100188
189 /* Set attributes in the right indices of the MAIR. */
190 mair = MAIR_ATTR_SET(ATTR_DEVICE, ATTR_DEVICE_INDEX);
191 mair |= MAIR_ATTR_SET(ATTR_IWBWA_OWBWA_NTR, ATTR_IWBWA_OWBWA_NTR_INDEX);
192 mair |= MAIR_ATTR_SET(ATTR_NON_CACHEABLE, ATTR_NON_CACHEABLE_INDEX);
193
194 ttbr = (uint64_t) base_table;
195
196 /*
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100197 * Limit the input address ranges and memory region sizes translated
198 * using TTBR0 to the given virtual address space size.
199 */
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100200 assert(max_va < ((uint64_t) UINTPTR_MAX));
201
202 virtual_addr_space_size = max_va + 1;
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100203 assert(CHECK_VIRT_ADDR_SPACE_SIZE(virtual_addr_space_size));
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100204
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100205 /*
Sandrine Bailleux12e86442017-07-19 10:11:13 +0100206 * __builtin_ctzll(0) is undefined but here we are guaranteed that
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100207 * virtual_addr_space_size is in the range [1,UINTPTR_MAX].
208 */
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100209 tcr = (uint64_t) 64 - __builtin_ctzll(virtual_addr_space_size);
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100210
211 /*
212 * Set the cacheability and shareability attributes for memory
213 * associated with translation table walks.
214 */
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100215 if ((flags & XLAT_TABLE_NC) != 0) {
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100216 /* Inner & outer non-cacheable non-shareable. */
217 tcr |= TCR_SH_NON_SHAREABLE |
218 TCR_RGN_OUTER_NC | TCR_RGN_INNER_NC;
219 } else {
220 /* Inner & outer WBWA & shareable. */
221 tcr |= TCR_SH_INNER_SHAREABLE |
222 TCR_RGN_OUTER_WBA | TCR_RGN_INNER_WBA;
223 }
224
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +0100225 /*
226 * It is safer to restrict the max physical address accessible by the
227 * hardware as much as possible.
228 */
Antonio Nino Diazbafc7532017-10-25 11:53:25 +0100229 unsigned long long tcr_ps_bits = tcr_physical_addr_size_bits(max_pa);
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +0100230
Antonio Nino Diaz9d596c42018-07-12 15:43:07 +0100231 if (xlat_regime == EL1_EL0_REGIME) {
232 /*
233 * TCR_EL1.EPD1: Disable translation table walk for addresses
234 * that are translated using TTBR1_EL1.
235 */
236 tcr |= TCR_EPD1_BIT | (tcr_ps_bits << TCR_EL1_IPS_SHIFT);
237 } else {
238 assert(xlat_regime == EL3_REGIME);
239 tcr |= TCR_EL3_RES1 | (tcr_ps_bits << TCR_EL3_PS_SHIFT);
240 }
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100241
242 mmu_cfg_params[MMU_CFG_MAIR0] = (uint32_t) mair;
243 mmu_cfg_params[MMU_CFG_TCR] = (uint32_t) tcr;
244
245 /* Set TTBR bits as well */
246 if (ARM_ARCH_AT_LEAST(8, 2)) {
247 /*
248 * Enable CnP bit so as to share page tables with all PEs. This
249 * is mandatory for ARMv8.2 implementations.
250 */
251 ttbr |= TTBR_CNP_BIT;
252 }
253
254 mmu_cfg_params[MMU_CFG_TTBR0_LO] = (uint32_t) ttbr;
255 mmu_cfg_params[MMU_CFG_TTBR0_HI] = (uint32_t) (ttbr >> 32);
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000256}