blob: 6afa44c72d77176e22cf9af247e75465f2eb2f52 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handleye83b0ca2014-01-14 18:17:09 +00002 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31/dts-v1/;
32
33/memreserve/ 0x80000000 0x00010000;
34
35/ {
36};
37
38/ {
39 model = "FVP Base";
40 compatible = "arm,vfp-base", "arm,vexpress";
41 interrupt-parent = <&gic>;
42 #address-cells = <2>;
43 #size-cells = <2>;
44
45 chosen { };
46
47 aliases {
48 serial0 = &v2m_serial0;
49 serial1 = &v2m_serial1;
50 serial2 = &v2m_serial2;
51 serial3 = &v2m_serial3;
52 };
53
54 psci {
55 compatible = "arm,psci";
56 method = "smc";
57 cpu_suspend = <0xc4000001>;
58 cpu_off = <0x84000002>;
59 cpu_on = <0xc4000003>;
60 };
61
62 cpus {
63 #address-cells = <2>;
64 #size-cells = <0>;
65
Achin Gupta5ab4fe42014-08-20 17:33:09 +010066 cpu-map {
67 cluster0 {
68 core0 {
69 cpu = <&CPU0>;
70 };
71 core1 {
72 cpu = <&CPU1>;
73 };
74 core2 {
75 cpu = <&CPU2>;
76 };
77 core3 {
78 cpu = <&CPU3>;
79 };
80 };
81
82 cluster1 {
83 core0 {
84 cpu = <&CPU4>;
85 };
86 core1 {
87 cpu = <&CPU5>;
88 };
89 core2 {
90 cpu = <&CPU6>;
91 };
92 core3 {
93 cpu = <&CPU7>;
94 };
95 };
96 };
97
98 idle-states {
99 entry-method = "arm,psci";
100
101 CPU_SLEEP_0: cpu-sleep-0 {
102 compatible = "arm,idle-state";
103 entry-method-param = <0x0010000>;
104 entry-latency-us = <40>;
105 exit-latency-us = <100>;
106 min-residency-us = <150>;
107 };
108
109 CLUSTER_SLEEP_0: cluster-sleep-0 {
110 compatible = "arm,idle-state";
111 entry-method-param = <0x1010000>;
112 entry-latency-us = <500>;
113 exit-latency-us = <1000>;
114 min-residency-us = <2500>;
115 };
116 };
117
118 CPU0:cpu@0 {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100119 device_type = "cpu";
120 compatible = "arm,armv8";
121 reg = <0x0 0x0>;
122 enable-method = "psci";
Achin Gupta5ab4fe42014-08-20 17:33:09 +0100123 cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100124 };
Achin Gupta5ab4fe42014-08-20 17:33:09 +0100125
126 CPU1:cpu@1 {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100127 device_type = "cpu";
128 compatible = "arm,armv8";
129 reg = <0x0 0x1>;
130 enable-method = "psci";
Achin Gupta5ab4fe42014-08-20 17:33:09 +0100131 cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100132 };
Achin Gupta5ab4fe42014-08-20 17:33:09 +0100133
134 CPU2:cpu@2 {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100135 device_type = "cpu";
136 compatible = "arm,armv8";
137 reg = <0x0 0x2>;
138 enable-method = "psci";
Achin Gupta5ab4fe42014-08-20 17:33:09 +0100139 cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100140 };
Achin Gupta5ab4fe42014-08-20 17:33:09 +0100141
142 CPU3:cpu@3 {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100143 device_type = "cpu";
144 compatible = "arm,armv8";
145 reg = <0x0 0x3>;
146 enable-method = "psci";
Achin Gupta5ab4fe42014-08-20 17:33:09 +0100147 cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100148 };
Achin Gupta5ab4fe42014-08-20 17:33:09 +0100149
150 CPU4:cpu@100 {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100151 device_type = "cpu";
152 compatible = "arm,armv8";
153 reg = <0x0 0x100>;
154 enable-method = "psci";
Achin Gupta5ab4fe42014-08-20 17:33:09 +0100155 cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100156 };
Achin Gupta5ab4fe42014-08-20 17:33:09 +0100157
158 CPU5:cpu@101 {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100159 device_type = "cpu";
160 compatible = "arm,armv8";
161 reg = <0x0 0x101>;
162 enable-method = "psci";
Achin Gupta5ab4fe42014-08-20 17:33:09 +0100163 cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100164 };
Achin Gupta5ab4fe42014-08-20 17:33:09 +0100165
166 CPU6:cpu@102 {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100167 device_type = "cpu";
168 compatible = "arm,armv8";
169 reg = <0x0 0x102>;
170 enable-method = "psci";
Achin Gupta5ab4fe42014-08-20 17:33:09 +0100171 cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100172 };
Achin Gupta5ab4fe42014-08-20 17:33:09 +0100173
174 CPU7:cpu@103 {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100175 device_type = "cpu";
176 compatible = "arm,armv8";
177 reg = <0x0 0x103>;
178 enable-method = "psci";
Achin Gupta5ab4fe42014-08-20 17:33:09 +0100179 cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100180 };
181 };
182
183 memory@80000000 {
184 device_type = "memory";
Juan Castillo7055ca42014-05-16 15:33:15 +0100185 reg = <0x00000000 0x80000000 0 0x7F000000>,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100186 <0x00000008 0x80000000 0 0x80000000>;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100187 };
188
Harry Liebel34988592013-11-11 13:24:47 +0000189 gic: interrupt-controller@2f000000 {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100190 compatible = "arm,gic-v3";
191 #interrupt-cells = <3>;
Harry Liebel34988592013-11-11 13:24:47 +0000192 #address-cells = <2>;
193 #size-cells = <2>;
194 ranges;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100195 interrupt-controller;
196 reg = <0x0 0x2f000000 0 0x10000>, // GICD
197 <0x0 0x2f100000 0 0x200000>, // GICR
198 <0x0 0x2c000000 0 0x2000>, // GICC
199 <0x0 0x2c010000 0 0x2000>, // GICH
Harry Liebel34988592013-11-11 13:24:47 +0000200 <0x0 0x2c02f000 0 0x2000>; // GICV
Achin Gupta4f6ad662013-10-25 09:08:21 +0100201 interrupts = <1 9 4>;
Harry Liebel34988592013-11-11 13:24:47 +0000202
203 its: its@2f020000 {
204 compatible = "arm,gic-v3-its";
205 msi-controller;
206 reg = <0x0 0x2f020000 0x0 0x20000>; // GITS
207 };
Achin Gupta4f6ad662013-10-25 09:08:21 +0100208 };
209
210 timer {
211 compatible = "arm,armv8-timer";
212 interrupts = <1 13 0xff01>,
213 <1 14 0xff01>,
214 <1 11 0xff01>,
215 <1 10 0xff01>;
216 clock-frequency = <100000000>;
217 };
218
219 timer@2a810000 {
220 compatible = "arm,armv7-timer-mem";
221 reg = <0x0 0x2a810000 0x0 0x10000>;
222 clock-frequency = <100000000>;
223 #address-cells = <2>;
224 #size-cells = <2>;
225 ranges;
Harry Liebelcef93392014-04-01 19:27:38 +0100226 frame@2a830000 {
227 frame-number = <1>;
228 interrupts = <0 26 4>;
229 reg = <0x0 0x2a830000 0x0 0x10000>;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100230 };
231 };
232
233 pmu {
234 compatible = "arm,armv8-pmuv3";
235 interrupts = <0 60 4>,
236 <0 61 4>,
237 <0 62 4>,
238 <0 63 4>;
239 };
240
241 smb {
242 compatible = "simple-bus";
243
244 #address-cells = <2>;
245 #size-cells = <1>;
246 ranges = <0 0 0 0x08000000 0x04000000>,
247 <1 0 0 0x14000000 0x04000000>,
248 <2 0 0 0x18000000 0x04000000>,
249 <3 0 0 0x1c000000 0x04000000>,
250 <4 0 0 0x0c000000 0x04000000>,
251 <5 0 0 0x10000000 0x04000000>;
252
253 #interrupt-cells = <1>;
254 interrupt-map-mask = <0 0 63>;
Harry Liebel34988592013-11-11 13:24:47 +0000255 interrupt-map = <0 0 0 &gic 0 0 0 0 4>,
256 <0 0 1 &gic 0 0 0 1 4>,
257 <0 0 2 &gic 0 0 0 2 4>,
258 <0 0 3 &gic 0 0 0 3 4>,
259 <0 0 4 &gic 0 0 0 4 4>,
260 <0 0 5 &gic 0 0 0 5 4>,
261 <0 0 6 &gic 0 0 0 6 4>,
262 <0 0 7 &gic 0 0 0 7 4>,
263 <0 0 8 &gic 0 0 0 8 4>,
264 <0 0 9 &gic 0 0 0 9 4>,
265 <0 0 10 &gic 0 0 0 10 4>,
266 <0 0 11 &gic 0 0 0 11 4>,
267 <0 0 12 &gic 0 0 0 12 4>,
268 <0 0 13 &gic 0 0 0 13 4>,
269 <0 0 14 &gic 0 0 0 14 4>,
270 <0 0 15 &gic 0 0 0 15 4>,
271 <0 0 16 &gic 0 0 0 16 4>,
272 <0 0 17 &gic 0 0 0 17 4>,
273 <0 0 18 &gic 0 0 0 18 4>,
274 <0 0 19 &gic 0 0 0 19 4>,
275 <0 0 20 &gic 0 0 0 20 4>,
276 <0 0 21 &gic 0 0 0 21 4>,
277 <0 0 22 &gic 0 0 0 22 4>,
278 <0 0 23 &gic 0 0 0 23 4>,
279 <0 0 24 &gic 0 0 0 24 4>,
280 <0 0 25 &gic 0 0 0 25 4>,
281 <0 0 26 &gic 0 0 0 26 4>,
282 <0 0 27 &gic 0 0 0 27 4>,
283 <0 0 28 &gic 0 0 0 28 4>,
284 <0 0 29 &gic 0 0 0 29 4>,
285 <0 0 30 &gic 0 0 0 30 4>,
286 <0 0 31 &gic 0 0 0 31 4>,
287 <0 0 32 &gic 0 0 0 32 4>,
288 <0 0 33 &gic 0 0 0 33 4>,
289 <0 0 34 &gic 0 0 0 34 4>,
290 <0 0 35 &gic 0 0 0 35 4>,
291 <0 0 36 &gic 0 0 0 36 4>,
292 <0 0 37 &gic 0 0 0 37 4>,
293 <0 0 38 &gic 0 0 0 38 4>,
294 <0 0 39 &gic 0 0 0 39 4>,
295 <0 0 40 &gic 0 0 0 40 4>,
296 <0 0 41 &gic 0 0 0 41 4>,
297 <0 0 42 &gic 0 0 0 42 4>;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100298
Juan Castillo4dc4a472014-08-12 11:17:06 +0100299 /include/ "rtsm_ve-motherboard-no_psci.dtsi"
Achin Gupta4f6ad662013-10-25 09:08:21 +0100300 };
301
302 panels {
303 panel@0 {
304 compatible = "panel";
305 mode = "XVGA";
306 refresh = <60>;
307 xres = <1024>;
308 yres = <768>;
309 pixclock = <15748>;
310 left_margin = <152>;
311 right_margin = <48>;
312 upper_margin = <23>;
313 lower_margin = <3>;
314 hsync_len = <104>;
315 vsync_len = <4>;
316 sync = <0>;
317 vmode = "FB_VMODE_NONINTERLACED";
318 tim2 = "TIM2_BCD", "TIM2_IPC";
319 cntl = "CNTL_LCDTFT", "CNTL_BGR", "CNTL_LCDVCOMP(1)";
320 caps = "CLCD_CAP_5551", "CLCD_CAP_565", "CLCD_CAP_888";
321 bpp = <16>;
322 };
323 };
324};