blob: 8bafe2675ac561ac88b4dd53c7aae2127a781d0d [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
2 * Copyright (c) 2013, ARM Limited. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31/dts-v1/;
32
33/memreserve/ 0x80000000 0x00010000;
34
35/ {
36};
37
38/ {
39 model = "FVP Base";
40 compatible = "arm,vfp-base", "arm,vexpress";
41 interrupt-parent = <&gic>;
42 #address-cells = <2>;
43 #size-cells = <2>;
44
45 chosen { };
46
47 aliases {
48 serial0 = &v2m_serial0;
49 serial1 = &v2m_serial1;
50 serial2 = &v2m_serial2;
51 serial3 = &v2m_serial3;
52 };
53
54 psci {
55 compatible = "arm,psci";
56 method = "smc";
57 cpu_suspend = <0xc4000001>;
58 cpu_off = <0x84000002>;
59 cpu_on = <0xc4000003>;
60 };
61
62 cpus {
63 #address-cells = <2>;
64 #size-cells = <0>;
65
66 cpu@0 {
67 device_type = "cpu";
68 compatible = "arm,armv8";
69 reg = <0x0 0x0>;
70 enable-method = "psci";
71 };
72 cpu@1 {
73 device_type = "cpu";
74 compatible = "arm,armv8";
75 reg = <0x0 0x1>;
76 enable-method = "psci";
77 };
78 cpu@2 {
79 device_type = "cpu";
80 compatible = "arm,armv8";
81 reg = <0x0 0x2>;
82 enable-method = "psci";
83 };
84 cpu@3 {
85 device_type = "cpu";
86 compatible = "arm,armv8";
87 reg = <0x0 0x3>;
88 enable-method = "psci";
89 };
90 cpu@100 {
91 device_type = "cpu";
92 compatible = "arm,armv8";
93 reg = <0x0 0x100>;
94 enable-method = "psci";
95 };
96 cpu@101 {
97 device_type = "cpu";
98 compatible = "arm,armv8";
99 reg = <0x0 0x101>;
100 enable-method = "psci";
101 };
102 cpu@102 {
103 device_type = "cpu";
104 compatible = "arm,armv8";
105 reg = <0x0 0x102>;
106 enable-method = "psci";
107 };
108 cpu@103 {
109 device_type = "cpu";
110 compatible = "arm,armv8";
111 reg = <0x0 0x103>;
112 enable-method = "psci";
113 };
114 };
115
116 memory@80000000 {
117 device_type = "memory";
118 reg = <0x00000000 0x80000000 0 0x80000000>;
119 /*
120 <0x00000008 0x80000000 0 0x80000000>;
121 */
122 };
123
Harry Liebel34988592013-11-11 13:24:47 +0000124 gic: interrupt-controller@2f000000 {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100125 compatible = "arm,gic-v3";
126 #interrupt-cells = <3>;
Harry Liebel34988592013-11-11 13:24:47 +0000127 #address-cells = <2>;
128 #size-cells = <2>;
129 ranges;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100130 interrupt-controller;
131 reg = <0x0 0x2f000000 0 0x10000>, // GICD
132 <0x0 0x2f100000 0 0x200000>, // GICR
133 <0x0 0x2c000000 0 0x2000>, // GICC
134 <0x0 0x2c010000 0 0x2000>, // GICH
Harry Liebel34988592013-11-11 13:24:47 +0000135 <0x0 0x2c02f000 0 0x2000>; // GICV
Achin Gupta4f6ad662013-10-25 09:08:21 +0100136 interrupts = <1 9 4>;
Harry Liebel34988592013-11-11 13:24:47 +0000137
138 its: its@2f020000 {
139 compatible = "arm,gic-v3-its";
140 msi-controller;
141 reg = <0x0 0x2f020000 0x0 0x20000>; // GITS
142 };
Achin Gupta4f6ad662013-10-25 09:08:21 +0100143 };
144
145 timer {
146 compatible = "arm,armv8-timer";
147 interrupts = <1 13 0xff01>,
148 <1 14 0xff01>,
149 <1 11 0xff01>,
150 <1 10 0xff01>;
151 clock-frequency = <100000000>;
152 };
153
154 timer@2a810000 {
155 compatible = "arm,armv7-timer-mem";
156 reg = <0x0 0x2a810000 0x0 0x10000>;
157 clock-frequency = <100000000>;
158 #address-cells = <2>;
159 #size-cells = <2>;
160 ranges;
161 frame@2a820000 {
162 frame-number = <0>;
163 interrupts = <0 25 4>;
164 reg = <0x0 0x2a820000 0x0 0x10000>;
165 };
166 };
167
168 pmu {
169 compatible = "arm,armv8-pmuv3";
170 interrupts = <0 60 4>,
171 <0 61 4>,
172 <0 62 4>,
173 <0 63 4>;
174 };
175
176 smb {
177 compatible = "simple-bus";
178
179 #address-cells = <2>;
180 #size-cells = <1>;
181 ranges = <0 0 0 0x08000000 0x04000000>,
182 <1 0 0 0x14000000 0x04000000>,
183 <2 0 0 0x18000000 0x04000000>,
184 <3 0 0 0x1c000000 0x04000000>,
185 <4 0 0 0x0c000000 0x04000000>,
186 <5 0 0 0x10000000 0x04000000>;
187
188 #interrupt-cells = <1>;
189 interrupt-map-mask = <0 0 63>;
Harry Liebel34988592013-11-11 13:24:47 +0000190 interrupt-map = <0 0 0 &gic 0 0 0 0 4>,
191 <0 0 1 &gic 0 0 0 1 4>,
192 <0 0 2 &gic 0 0 0 2 4>,
193 <0 0 3 &gic 0 0 0 3 4>,
194 <0 0 4 &gic 0 0 0 4 4>,
195 <0 0 5 &gic 0 0 0 5 4>,
196 <0 0 6 &gic 0 0 0 6 4>,
197 <0 0 7 &gic 0 0 0 7 4>,
198 <0 0 8 &gic 0 0 0 8 4>,
199 <0 0 9 &gic 0 0 0 9 4>,
200 <0 0 10 &gic 0 0 0 10 4>,
201 <0 0 11 &gic 0 0 0 11 4>,
202 <0 0 12 &gic 0 0 0 12 4>,
203 <0 0 13 &gic 0 0 0 13 4>,
204 <0 0 14 &gic 0 0 0 14 4>,
205 <0 0 15 &gic 0 0 0 15 4>,
206 <0 0 16 &gic 0 0 0 16 4>,
207 <0 0 17 &gic 0 0 0 17 4>,
208 <0 0 18 &gic 0 0 0 18 4>,
209 <0 0 19 &gic 0 0 0 19 4>,
210 <0 0 20 &gic 0 0 0 20 4>,
211 <0 0 21 &gic 0 0 0 21 4>,
212 <0 0 22 &gic 0 0 0 22 4>,
213 <0 0 23 &gic 0 0 0 23 4>,
214 <0 0 24 &gic 0 0 0 24 4>,
215 <0 0 25 &gic 0 0 0 25 4>,
216 <0 0 26 &gic 0 0 0 26 4>,
217 <0 0 27 &gic 0 0 0 27 4>,
218 <0 0 28 &gic 0 0 0 28 4>,
219 <0 0 29 &gic 0 0 0 29 4>,
220 <0 0 30 &gic 0 0 0 30 4>,
221 <0 0 31 &gic 0 0 0 31 4>,
222 <0 0 32 &gic 0 0 0 32 4>,
223 <0 0 33 &gic 0 0 0 33 4>,
224 <0 0 34 &gic 0 0 0 34 4>,
225 <0 0 35 &gic 0 0 0 35 4>,
226 <0 0 36 &gic 0 0 0 36 4>,
227 <0 0 37 &gic 0 0 0 37 4>,
228 <0 0 38 &gic 0 0 0 38 4>,
229 <0 0 39 &gic 0 0 0 39 4>,
230 <0 0 40 &gic 0 0 0 40 4>,
231 <0 0 41 &gic 0 0 0 41 4>,
232 <0 0 42 &gic 0 0 0 42 4>;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100233
234 /include/ "rtsm_ve-motherboard.dtsi"
235 };
236
237 panels {
238 panel@0 {
239 compatible = "panel";
240 mode = "XVGA";
241 refresh = <60>;
242 xres = <1024>;
243 yres = <768>;
244 pixclock = <15748>;
245 left_margin = <152>;
246 right_margin = <48>;
247 upper_margin = <23>;
248 lower_margin = <3>;
249 hsync_len = <104>;
250 vsync_len = <4>;
251 sync = <0>;
252 vmode = "FB_VMODE_NONINTERLACED";
253 tim2 = "TIM2_BCD", "TIM2_IPC";
254 cntl = "CNTL_LCDTFT", "CNTL_BGR", "CNTL_LCDVCOMP(1)";
255 caps = "CLCD_CAP_5551", "CLCD_CAP_565", "CLCD_CAP_888";
256 bpp = <16>;
257 };
258 };
259};