blob: 18cabe11bbbd0f120b4be7ac7873c03358b90411 [file] [log] [blame]
Yatharth Kochara9f776c2016-11-10 16:17:51 +00001/*
2 * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Yatharth Kochara9f776c2016-11-10 16:17:51 +00005 */
6
7#ifndef __CORTEX_A57_H__
8#define __CORTEX_A57_H__
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +01009#include <utils_def.h>
Yatharth Kochara9f776c2016-11-10 16:17:51 +000010
11/* Cortex-A57 midr for revision 0 */
12#define CORTEX_A57_MIDR 0x410FD070
13
14/* Retention timer tick definitions */
15#define RETENTION_ENTRY_TICKS_2 0x1
16#define RETENTION_ENTRY_TICKS_8 0x2
17#define RETENTION_ENTRY_TICKS_32 0x3
18#define RETENTION_ENTRY_TICKS_64 0x4
19#define RETENTION_ENTRY_TICKS_128 0x5
20#define RETENTION_ENTRY_TICKS_256 0x6
21#define RETENTION_ENTRY_TICKS_512 0x7
22
23/*******************************************************************************
24 * CPU Extended Control register specific definitions.
25 ******************************************************************************/
Varun Wadekar1384a162017-06-05 14:54:46 -070026#define CORTEX_A57_ECTLR p15, 1, c15
Yatharth Kochara9f776c2016-11-10 16:17:51 +000027
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010028#define CORTEX_A57_ECTLR_SMP_BIT (ULL(1) << 6)
29#define CORTEX_A57_ECTLR_DIS_TWD_ACC_PFTCH_BIT (ULL(1) << 38)
30#define CORTEX_A57_ECTLR_L2_IPFTCH_DIST_MASK (ULL(0x3) << 35)
31#define CORTEX_A57_ECTLR_L2_DPFTCH_DIST_MASK (ULL(0x3) << 32)
Yatharth Kochara9f776c2016-11-10 16:17:51 +000032
Varun Wadekar1384a162017-06-05 14:54:46 -070033#define CORTEX_A57_ECTLR_CPU_RET_CTRL_SHIFT 0
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010034#define CORTEX_A57_ECTLR_CPU_RET_CTRL_MASK (ULL(0x7) << CORTEX_A57_ECTLR_CPU_RET_CTRL_SHIFT)
Yatharth Kochara9f776c2016-11-10 16:17:51 +000035
36/*******************************************************************************
37 * CPU Memory Error Syndrome register specific definitions.
38 ******************************************************************************/
Varun Wadekar1384a162017-06-05 14:54:46 -070039#define CORTEX_A57_CPUMERRSR p15, 2, c15
Yatharth Kochara9f776c2016-11-10 16:17:51 +000040
41/*******************************************************************************
42 * CPU Auxiliary Control register specific definitions.
43 ******************************************************************************/
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010044#define CORTEX_A57_CPUACTLR p15, 0, c15
Yatharth Kochara9f776c2016-11-10 16:17:51 +000045
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010046#define CORTEX_A57_CPUACTLR_DIS_LOAD_PASS_DMB (ULL(1) << 59)
Dimitris Papastamos4a284a42018-05-17 14:41:13 +010047#define CORTEX_A57_CPUACTLR_DIS_LOAD_PASS_STORE (ULL(1) << 55)
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010048#define CORTEX_A57_CPUACTLR_GRE_NGRE_AS_NGNRE (ULL(1) << 54)
49#define CORTEX_A57_CPUACTLR_DIS_OVERREAD (ULL(1) << 52)
50#define CORTEX_A57_CPUACTLR_NO_ALLOC_WBWA (ULL(1) << 49)
51#define CORTEX_A57_CPUACTLR_DCC_AS_DCCI (ULL(1) << 44)
52#define CORTEX_A57_CPUACTLR_FORCE_FPSCR_FLUSH (ULL(1) << 38)
Eleanor Bonnici0c9bd272017-08-02 16:35:04 +010053#define CORTEX_A57_CPUACTLR_DIS_INSTR_PREFETCH (ULL(1) << 32)
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010054#define CORTEX_A57_CPUACTLR_DIS_STREAMING (ULL(3) << 27)
55#define CORTEX_A57_CPUACTLR_DIS_L1_STREAMING (ULL(3) << 25)
56#define CORTEX_A57_CPUACTLR_DIS_INDIRECT_PREDICTOR (ULL(1) << 4)
Yatharth Kochara9f776c2016-11-10 16:17:51 +000057
58/*******************************************************************************
59 * L2 Control register specific definitions.
60 ******************************************************************************/
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010061#define CORTEX_A57_L2CTLR p15, 1, c9, c0, 2
Yatharth Kochara9f776c2016-11-10 16:17:51 +000062
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010063#define CORTEX_A57_L2CTLR_DATA_RAM_LATENCY_SHIFT 0
64#define CORTEX_A57_L2CTLR_TAG_RAM_LATENCY_SHIFT 6
Yatharth Kochara9f776c2016-11-10 16:17:51 +000065
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010066#define CORTEX_A57_L2_DATA_RAM_LATENCY_3_CYCLES 0x2
67#define CORTEX_A57_L2_TAG_RAM_LATENCY_3_CYCLES 0x2
Yatharth Kochara9f776c2016-11-10 16:17:51 +000068
69/*******************************************************************************
70 * L2 Extended Control register specific definitions.
71 ******************************************************************************/
Varun Wadekar1384a162017-06-05 14:54:46 -070072#define CORTEX_A57_L2ECTLR p15, 1, c9, c0, 3
Yatharth Kochara9f776c2016-11-10 16:17:51 +000073
Varun Wadekar1384a162017-06-05 14:54:46 -070074#define CORTEX_A57_L2ECTLR_RET_CTRL_SHIFT 0
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010075#define CORTEX_A57_L2ECTLR_RET_CTRL_MASK (ULL(0x7) << CORTEX_A57_L2ECTLR_RET_CTRL_SHIFT)
Yatharth Kochara9f776c2016-11-10 16:17:51 +000076
77/*******************************************************************************
78 * L2 Memory Error Syndrome register specific definitions.
79 ******************************************************************************/
Varun Wadekar1384a162017-06-05 14:54:46 -070080#define CORTEX_A57_L2MERRSR p15, 3, c15
Yatharth Kochara9f776c2016-11-10 16:17:51 +000081
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010082#if !ERROR_DEPRECATED
83/*
84 * These registers were previously wrongly named. Provide previous definitions so
85 * as not to break platforms that continue using them.
86 */
87#define CORTEX_A57_ACTLR CORTEX_A57_CPUACTLR
88
89#define CORTEX_A57_ACTLR_DIS_LOAD_PASS_DMB CORTEX_A57_CPUACTLR_DIS_LOAD_PASS_DMB
90#define CORTEX_A57_ACTLR_GRE_NGRE_AS_NGNRE CORTEX_A57_CPUACTLR_GRE_NGRE_AS_NGNRE
91#define CORTEX_A57_ACTLR_DIS_OVERREAD CORTEX_A57_CPUACTLR_DIS_OVERREAD
92#define CORTEX_A57_ACTLR_NO_ALLOC_WBWA CORTEX_A57_CPUACTLR_NO_ALLOC_WBWA
93#define CORTEX_A57_ACTLR_DCC_AS_DCCI CORTEX_A57_CPUACTLR_DCC_AS_DCCI
94#define CORTEX_A57_ACTLR_FORCE_FPSCR_FLUSH CORTEX_A57_CPUACTLR_FORCE_FPSCR_FLUSH
95#define CORTEX_A57_ACTLR_DIS_STREAMING CORTEX_A57_CPUACTLR_DIS_STREAMING
96#define CORTEX_A57_ACTLR_DIS_L1_STREAMING CORTEX_A57_CPUACTLR_DIS_L1_STREAMING
97#define CORTEX_A57_ACTLR_DIS_INDIRECT_PREDICTOR CORTEX_A57_CPUACTLR_DIS_INDIRECT_PREDICTOR
98#endif /* !ERROR_DEPRECATED */
99
Yatharth Kochara9f776c2016-11-10 16:17:51 +0000100#endif /* __CORTEX_A57_H__ */