Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Dan Handley | e83b0ca | 2014-01-14 18:17:09 +0000 | [diff] [blame] | 2 | * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
| 4 | * Redistribution and use in source and binary forms, with or without |
| 5 | * modification, are permitted provided that the following conditions are met: |
| 6 | * |
| 7 | * Redistributions of source code must retain the above copyright notice, this |
| 8 | * list of conditions and the following disclaimer. |
| 9 | * |
| 10 | * Redistributions in binary form must reproduce the above copyright notice, |
| 11 | * this list of conditions and the following disclaimer in the documentation |
| 12 | * and/or other materials provided with the distribution. |
| 13 | * |
| 14 | * Neither the name of ARM nor the names of its contributors may be used |
| 15 | * to endorse or promote products derived from this software without specific |
| 16 | * prior written permission. |
| 17 | * |
| 18 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 19 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 20 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 21 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE |
| 22 | * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 23 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 24 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 25 | * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 26 | * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 27 | * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 28 | * POSSIBILITY OF SUCH DAMAGE. |
| 29 | */ |
| 30 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 31 | #include <arch_helpers.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 32 | #include <assert.h> |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 33 | #include <bl_common.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 34 | #include <bl2.h> |
Vikram Kanigiri | 3ff77de | 2014-03-25 17:35:26 +0000 | [diff] [blame] | 35 | #include <console.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 36 | #include <platform.h> |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 37 | #include <string.h> |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 38 | |
| 39 | /******************************************************************************* |
| 40 | * Declarations of linker defined symbols which will help us find the layout |
| 41 | * of trusted SRAM |
| 42 | ******************************************************************************/ |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 43 | extern unsigned long __RO_START__; |
| 44 | extern unsigned long __RO_END__; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 45 | |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 46 | extern unsigned long __COHERENT_RAM_START__; |
| 47 | extern unsigned long __COHERENT_RAM_END__; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 48 | |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 49 | /* |
| 50 | * The next 2 constants identify the extents of the code & RO data region. |
| 51 | * These addresses are used by the MMU setup code and therefore they must be |
| 52 | * page-aligned. It is the responsibility of the linker script to ensure that |
| 53 | * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses. |
| 54 | */ |
| 55 | #define BL2_RO_BASE (unsigned long)(&__RO_START__) |
| 56 | #define BL2_RO_LIMIT (unsigned long)(&__RO_END__) |
| 57 | |
| 58 | /* |
| 59 | * The next 2 constants identify the extents of the coherent memory region. |
| 60 | * These addresses are used by the MMU setup code and therefore they must be |
| 61 | * page-aligned. It is the responsibility of the linker script to ensure that |
| 62 | * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols refer to |
| 63 | * page-aligned addresses. |
| 64 | */ |
| 65 | #define BL2_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__) |
| 66 | #define BL2_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 67 | |
| 68 | /* Pointer to memory visible to both BL2 and BL31 for passing data */ |
| 69 | extern unsigned char **bl2_el_change_mem_ptr; |
| 70 | |
| 71 | /* Data structure which holds the extents of the trusted SRAM for BL2 */ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 72 | static meminfo_t bl2_tzram_layout |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 73 | __attribute__ ((aligned(PLATFORM_CACHE_LINE_SIZE), |
Sandrine Bailleux | 204aa03 | 2013-10-28 15:14:00 +0000 | [diff] [blame] | 74 | section("tzfw_coherent_mem"))); |
Achin Gupta | e4d084e | 2014-02-19 17:18:23 +0000 | [diff] [blame] | 75 | |
| 76 | /******************************************************************************* |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 77 | * Reference to structures which holds the arguments which need to be passed |
Achin Gupta | e4d084e | 2014-02-19 17:18:23 +0000 | [diff] [blame] | 78 | * to BL31 |
| 79 | ******************************************************************************/ |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 80 | static bl31_params_t *bl2_to_bl31_params; |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 81 | static entry_point_info_t *bl31_ep_info; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 82 | |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 83 | meminfo_t *bl2_plat_sec_mem_layout(void) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 84 | { |
Sandrine Bailleux | ee12f6f | 2013-11-28 14:55:58 +0000 | [diff] [blame] | 85 | return &bl2_tzram_layout; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 86 | } |
| 87 | |
Achin Gupta | e4d084e | 2014-02-19 17:18:23 +0000 | [diff] [blame] | 88 | /******************************************************************************* |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 89 | * This function assigns a pointer to the memory that the platform has kept |
| 90 | * aside to pass platform specific and trusted firmware related information |
| 91 | * to BL31. This memory is allocated by allocating memory to |
| 92 | * bl2_to_bl31_params_mem_t structure which is a superset of all the |
| 93 | * structure whose information is passed to BL31 |
| 94 | * NOTE: This function should be called only once and should be done |
| 95 | * before generating params to BL31 |
| 96 | ******************************************************************************/ |
| 97 | bl31_params_t *bl2_plat_get_bl31_params(void) |
| 98 | { |
| 99 | bl2_to_bl31_params_mem_t *bl31_params_mem; |
| 100 | |
Sandrine Bailleux | e701e30 | 2014-05-20 17:28:25 +0100 | [diff] [blame] | 101 | #if TSP_RAM_LOCATION_ID == TSP_IN_TZDRAM |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 102 | /* |
| 103 | * Ensure that the secure DRAM memory used for passing BL31 arguments |
| 104 | * does not overlap with the BL32_BASE. |
| 105 | */ |
| 106 | assert(BL32_BASE > PARAMS_BASE + sizeof(bl2_to_bl31_params_mem_t)); |
Sandrine Bailleux | e701e30 | 2014-05-20 17:28:25 +0100 | [diff] [blame] | 107 | #endif |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 108 | |
| 109 | /* |
| 110 | * Allocate the memory for all the arguments that needs to |
| 111 | * be passed to BL31 |
| 112 | */ |
| 113 | bl31_params_mem = (bl2_to_bl31_params_mem_t *)PARAMS_BASE; |
| 114 | memset((void *)PARAMS_BASE, 0, sizeof(bl2_to_bl31_params_mem_t)); |
| 115 | |
| 116 | /* Assign memory for TF related information */ |
| 117 | bl2_to_bl31_params = &bl31_params_mem->bl31_params; |
| 118 | SET_PARAM_HEAD(bl2_to_bl31_params, PARAM_BL31, VERSION_1, 0); |
| 119 | |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 120 | /* Fill BL31 related information */ |
| 121 | bl31_ep_info = &bl31_params_mem->bl31_ep_info; |
| 122 | bl2_to_bl31_params->bl31_image_info = &bl31_params_mem->bl31_image_info; |
| 123 | SET_PARAM_HEAD(bl2_to_bl31_params->bl31_image_info, PARAM_IMAGE_BINARY, |
| 124 | VERSION_1, 0); |
| 125 | |
| 126 | /* Fill BL32 related information if it exists */ |
| 127 | if (BL32_BASE) { |
| 128 | bl2_to_bl31_params->bl32_ep_info = |
| 129 | &bl31_params_mem->bl32_ep_info; |
| 130 | SET_PARAM_HEAD(bl2_to_bl31_params->bl32_ep_info, |
| 131 | PARAM_EP, VERSION_1, 0); |
| 132 | bl2_to_bl31_params->bl32_image_info = |
| 133 | &bl31_params_mem->bl32_image_info; |
| 134 | SET_PARAM_HEAD(bl2_to_bl31_params->bl32_image_info, |
| 135 | PARAM_IMAGE_BINARY, |
| 136 | VERSION_1, 0); |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 137 | } |
| 138 | |
| 139 | /* Fill BL33 related information */ |
| 140 | bl2_to_bl31_params->bl33_ep_info = &bl31_params_mem->bl33_ep_info; |
| 141 | SET_PARAM_HEAD(bl2_to_bl31_params->bl33_ep_info, |
| 142 | PARAM_EP, VERSION_1, 0); |
| 143 | bl2_to_bl31_params->bl33_image_info = &bl31_params_mem->bl33_image_info; |
| 144 | SET_PARAM_HEAD(bl2_to_bl31_params->bl33_image_info, PARAM_IMAGE_BINARY, |
| 145 | VERSION_1, 0); |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 146 | |
| 147 | return bl2_to_bl31_params; |
| 148 | } |
| 149 | |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 150 | |
| 151 | /******************************************************************************* |
| 152 | * This function returns a pointer to the shared memory that the platform |
| 153 | * has kept to point to entry point information of BL31 to BL2 |
Achin Gupta | e4d084e | 2014-02-19 17:18:23 +0000 | [diff] [blame] | 154 | ******************************************************************************/ |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 155 | struct entry_point_info *bl2_plat_get_bl31_ep_info(void) |
Harry Liebel | 561cd33 | 2014-02-14 14:42:48 +0000 | [diff] [blame] | 156 | { |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 157 | return bl31_ep_info; |
Harry Liebel | 561cd33 | 2014-02-14 14:42:48 +0000 | [diff] [blame] | 158 | } |
| 159 | |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 160 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 161 | /******************************************************************************* |
| 162 | * BL1 has passed the extents of the trusted SRAM that should be visible to BL2 |
| 163 | * in x0. This memory layout is sitting at the base of the free trusted SRAM. |
| 164 | * Copy it to a safe loaction before its reclaimed by later BL2 functionality. |
| 165 | ******************************************************************************/ |
Vikram Kanigiri | a3a5e4a | 2014-05-15 18:27:15 +0100 | [diff] [blame] | 166 | void bl2_early_platform_setup(meminfo_t *mem_layout) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 167 | { |
Vikram Kanigiri | 3684abf | 2014-03-27 14:33:15 +0000 | [diff] [blame] | 168 | /* Initialize the console to provide early debug support */ |
| 169 | console_init(PL011_UART0_BASE); |
| 170 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 171 | /* Setup the BL2 memory layout */ |
| 172 | bl2_tzram_layout.total_base = mem_layout->total_base; |
| 173 | bl2_tzram_layout.total_size = mem_layout->total_size; |
| 174 | bl2_tzram_layout.free_base = mem_layout->free_base; |
| 175 | bl2_tzram_layout.free_size = mem_layout->free_size; |
| 176 | bl2_tzram_layout.attr = mem_layout->attr; |
| 177 | bl2_tzram_layout.next = 0; |
| 178 | |
| 179 | /* Initialize the platform config for future decision making */ |
| 180 | platform_config_setup(); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 181 | } |
| 182 | |
| 183 | /******************************************************************************* |
Sandrine Bailleux | 942f405 | 2013-11-19 17:14:22 +0000 | [diff] [blame] | 184 | * Perform platform specific setup. For now just initialize the memory location |
| 185 | * to use for passing arguments to BL31. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 186 | ******************************************************************************/ |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 187 | void bl2_platform_setup(void) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 188 | { |
Harry Liebel | cef9339 | 2014-04-01 19:27:38 +0100 | [diff] [blame] | 189 | /* |
| 190 | * Do initial security configuration to allow DRAM/device access. On |
| 191 | * Base FVP only DRAM security is programmable (via TrustZone), but |
| 192 | * other platforms might have more programmable security devices |
| 193 | * present. |
| 194 | */ |
| 195 | plat_security_setup(); |
| 196 | |
James Morrissey | 9d72b4e | 2014-02-10 17:04:32 +0000 | [diff] [blame] | 197 | /* Initialise the IO layer and register platform IO devices */ |
| 198 | io_setup(); |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 199 | } |
Achin Gupta | a3050ed | 2014-02-19 17:52:35 +0000 | [diff] [blame] | 200 | |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 201 | /* Flush the TF params and the TF plat params */ |
| 202 | void bl2_plat_flush_bl31_params(void) |
| 203 | { |
| 204 | flush_dcache_range((unsigned long)PARAMS_BASE, \ |
| 205 | sizeof(bl2_to_bl31_params_mem_t)); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 206 | } |
| 207 | |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 208 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 209 | /******************************************************************************* |
| 210 | * Perform the very early platform specific architectural setup here. At the |
| 211 | * moment this is only intializes the mmu in a quick and dirty way. |
| 212 | ******************************************************************************/ |
| 213 | void bl2_plat_arch_setup() |
| 214 | { |
Vikram Kanigiri | d8c9d26 | 2014-05-16 18:48:12 +0100 | [diff] [blame] | 215 | configure_mmu_el1(bl2_tzram_layout.total_base, |
| 216 | bl2_tzram_layout.total_size, |
Sandrine Bailleux | 74a62b3 | 2014-05-09 11:35:36 +0100 | [diff] [blame] | 217 | BL2_RO_BASE, |
| 218 | BL2_RO_LIMIT, |
| 219 | BL2_COHERENT_RAM_BASE, |
| 220 | BL2_COHERENT_RAM_LIMIT); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 221 | } |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 222 | |
| 223 | /******************************************************************************* |
| 224 | * Before calling this function BL31 is loaded in memory and its entrypoint |
| 225 | * is set by load_image. This is a placeholder for the platform to change |
| 226 | * the entrypoint of BL31 and set SPSR and security state. |
| 227 | * On FVP we are only setting the security state, entrypoint |
| 228 | ******************************************************************************/ |
| 229 | void bl2_plat_set_bl31_ep_info(image_info_t *bl31_image_info, |
| 230 | entry_point_info_t *bl31_ep_info) |
| 231 | { |
| 232 | SET_SECURITY_STATE(bl31_ep_info->h.attr, SECURE); |
| 233 | bl31_ep_info->spsr = SPSR_64(MODE_EL3, MODE_SP_ELX, |
| 234 | DISABLE_ALL_EXCEPTIONS); |
| 235 | } |
| 236 | |
| 237 | |
| 238 | /******************************************************************************* |
| 239 | * Before calling this function BL32 is loaded in memory and its entrypoint |
| 240 | * is set by load_image. This is a placeholder for the platform to change |
| 241 | * the entrypoint of BL32 and set SPSR and security state. |
| 242 | * On FVP we are only setting the security state, entrypoint |
| 243 | ******************************************************************************/ |
| 244 | void bl2_plat_set_bl32_ep_info(image_info_t *bl32_image_info, |
| 245 | entry_point_info_t *bl32_ep_info) |
| 246 | { |
Vikram Kanigiri | 9637745 | 2014-04-24 11:02:16 +0100 | [diff] [blame] | 247 | fvp_set_bl32_ep_info(bl32_ep_info); |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 248 | } |
| 249 | |
| 250 | /******************************************************************************* |
| 251 | * Before calling this function BL33 is loaded in memory and its entrypoint |
| 252 | * is set by load_image. This is a placeholder for the platform to change |
| 253 | * the entrypoint of BL33 and set SPSR and security state. |
| 254 | * On FVP we are only setting the security state, entrypoint |
| 255 | ******************************************************************************/ |
| 256 | void bl2_plat_set_bl33_ep_info(image_info_t *image, |
| 257 | entry_point_info_t *bl33_ep_info) |
| 258 | { |
Vikram Kanigiri | 9637745 | 2014-04-24 11:02:16 +0100 | [diff] [blame] | 259 | fvp_set_bl33_ep_info(bl33_ep_info); |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 260 | } |
Vikram Kanigiri | d8c9d26 | 2014-05-16 18:48:12 +0100 | [diff] [blame] | 261 | |
| 262 | |
| 263 | /******************************************************************************* |
| 264 | * Populate the extents of memory available for loading BL32 |
| 265 | ******************************************************************************/ |
| 266 | void bl2_plat_get_bl32_meminfo(meminfo_t *bl32_meminfo) |
| 267 | { |
| 268 | /* |
| 269 | * Populate the extents of memory available for loading BL32. |
Vikram Kanigiri | d8c9d26 | 2014-05-16 18:48:12 +0100 | [diff] [blame] | 270 | */ |
| 271 | bl32_meminfo->total_base = BL32_BASE; |
| 272 | bl32_meminfo->free_base = BL32_BASE; |
| 273 | bl32_meminfo->total_size = |
Sandrine Bailleux | 5ac3cc9 | 2014-05-20 17:22:24 +0100 | [diff] [blame] | 274 | (TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE; |
Vikram Kanigiri | d8c9d26 | 2014-05-16 18:48:12 +0100 | [diff] [blame] | 275 | bl32_meminfo->free_size = |
Sandrine Bailleux | 5ac3cc9 | 2014-05-20 17:22:24 +0100 | [diff] [blame] | 276 | (TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE; |
Vikram Kanigiri | d8c9d26 | 2014-05-16 18:48:12 +0100 | [diff] [blame] | 277 | bl32_meminfo->attr = BOT_LOAD; |
| 278 | bl32_meminfo->next = 0; |
| 279 | } |
| 280 | |
| 281 | |
| 282 | /******************************************************************************* |
| 283 | * Populate the extents of memory available for loading BL33 |
| 284 | ******************************************************************************/ |
| 285 | void bl2_plat_get_bl33_meminfo(meminfo_t *bl33_meminfo) |
| 286 | { |
| 287 | bl33_meminfo->total_base = DRAM_BASE; |
| 288 | bl33_meminfo->total_size = DRAM_SIZE; |
| 289 | bl33_meminfo->free_base = DRAM_BASE; |
| 290 | bl33_meminfo->free_size = DRAM_SIZE; |
| 291 | bl33_meminfo->attr = 0; |
| 292 | bl33_meminfo->attr = 0; |
| 293 | } |