blob: e5ab600b47d76baa61e19f665e1090766374e69b [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Varun Wadekar13b4ad02018-01-26 10:05:02 -08002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb8609762018-12-21 10:53:53 -08003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05304 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05306 */
7
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00008#ifndef FLOWCTRL_H
9#define FLOWCTRL_H
Varun Wadekarb316e242015-05-19 16:48:04 +053010
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <lib/mmio.h>
12
Varun Wadekarb8609762018-12-21 10:53:53 -080013#include <stdbool.h>
14
Varun Wadekarb316e242015-05-19 16:48:04 +053015#include <tegra_def.h>
16
Varun Wadekar90e99002018-02-14 08:38:27 -080017#define FLOWCTRL_HALT_CPU0_EVENTS (0x0U)
Anthony Zhou59fd6152017-03-13 15:34:08 +080018#define FLOWCTRL_WAITEVENT (2U << 29)
19#define FLOWCTRL_WAIT_FOR_INTERRUPT (4U << 29)
20#define FLOWCTRL_JTAG_RESUME (1U << 28)
21#define FLOWCTRL_HALT_SCLK (1U << 27)
22#define FLOWCTRL_HALT_LIC_IRQ (1U << 11)
23#define FLOWCTRL_HALT_LIC_FIQ (1U << 10)
24#define FLOWCTRL_HALT_GIC_IRQ (1U << 9)
25#define FLOWCTRL_HALT_GIC_FIQ (1U << 8)
Varun Wadekar90e99002018-02-14 08:38:27 -080026#define FLOWCTRL_HALT_BPMP_EVENTS (0x4U)
27#define FLOWCTRL_CPU0_CSR (0x8U)
28#define FLOWCTRL_CSR_HALT_MASK (1U << 22)
29#define FLOWCTRL_CSR_PWR_OFF_STS (1U << 16)
Anthony Zhou59fd6152017-03-13 15:34:08 +080030#define FLOWCTRL_CSR_INTR_FLAG (1U << 15)
31#define FLOWCTRL_CSR_EVENT_FLAG (1U << 14)
32#define FLOWCTRL_CSR_IMMEDIATE_WAKE (1U << 3)
33#define FLOWCTRL_CSR_ENABLE (1U << 0)
Varun Wadekar90e99002018-02-14 08:38:27 -080034#define FLOWCTRL_HALT_CPU1_EVENTS (0x14U)
35#define FLOWCTRL_CPU1_CSR (0x18U)
36#define FLOW_CTLR_FLOW_DBG_QUAL (0x50U)
Varun Wadekar13b4ad02018-01-26 10:05:02 -080037#define FLOWCTRL_FIQ2CCPLEX_ENABLE (1U << 28)
Varun Wadekar90e99002018-02-14 08:38:27 -080038#define FLOWCTRL_FC_SEQ_INTERCEPT (0x5cU)
39#define INTERCEPT_IRQ_PENDING (0xffU)
40#define INTERCEPT_HVC (U(1) << 21)
41#define INTERCEPT_ENTRY_CC4 (U(1) << 20)
42#define INTERCEPT_ENTRY_PG_NONCPU (U(1) << 19)
43#define INTERCEPT_EXIT_PG_NONCPU (U(1) << 18)
44#define INTERCEPT_ENTRY_RG_CPU (U(1) << 17)
45#define INTERCEPT_EXIT_RG_CPU (U(1) << 16)
46#define INTERCEPT_ENTRY_PG_CORE0 (U(1) << 15)
47#define INTERCEPT_EXIT_PG_CORE0 (U(1) << 14)
48#define INTERCEPT_ENTRY_PG_CORE1 (U(1) << 13)
49#define INTERCEPT_EXIT_PG_CORE1 (U(1) << 12)
50#define INTERCEPT_ENTRY_PG_CORE2 (U(1) << 11)
51#define INTERCEPT_EXIT_PG_CORE2 (U(1) << 10)
52#define INTERCEPT_ENTRY_PG_CORE3 (U(1) << 9)
53#define INTERCEPT_EXIT_PG_CORE3 (U(1) << 8)
54#define INTERRUPT_PENDING_NONCPU (U(1) << 7)
55#define INTERRUPT_PENDING_CRAIL (U(1) << 6)
56#define INTERRUPT_PENDING_CORE0 (U(1) << 5)
57#define INTERRUPT_PENDING_CORE1 (U(1) << 4)
58#define INTERRUPT_PENDING_CORE2 (U(1) << 3)
59#define INTERRUPT_PENDING_CORE3 (U(1) << 2)
60#define CC4_INTERRUPT_PENDING (U(1) << 1)
61#define HVC_INTERRUPT_PENDING (U(1) << 0)
62#define FLOWCTRL_CC4_CORE0_CTRL (0x6cU)
63#define FLOWCTRL_WAIT_WFI_BITMAP (0x100U)
64#define FLOWCTRL_L2_FLUSH_CONTROL (0x94U)
65#define FLOWCTRL_BPMP_CLUSTER_CONTROL (0x98U)
Anthony Zhou59fd6152017-03-13 15:34:08 +080066#define FLOWCTRL_BPMP_CLUSTER_PWRON_LOCK (1U << 2)
Varun Wadekarb316e242015-05-19 16:48:04 +053067
Anthony Zhou59fd6152017-03-13 15:34:08 +080068#define FLOWCTRL_ENABLE_EXT 12U
69#define FLOWCTRL_ENABLE_EXT_MASK 3U
70#define FLOWCTRL_PG_CPU_NONCPU 0x1U
71#define FLOWCTRL_TURNOFF_CPURAIL 0x2U
Varun Wadekarb316e242015-05-19 16:48:04 +053072
73static inline uint32_t tegra_fc_read_32(uint32_t off)
74{
75 return mmio_read_32(TEGRA_FLOWCTRL_BASE + off);
76}
77
78static inline void tegra_fc_write_32(uint32_t off, uint32_t val)
79{
80 mmio_write_32(TEGRA_FLOWCTRL_BASE + off, val);
81}
82
Varun Wadekarf07d6de2018-02-27 14:33:57 -080083void tegra_fc_bpmp_on(uint32_t entrypoint);
84void tegra_fc_bpmp_off(void);
Varun Wadekar90e99002018-02-14 08:38:27 -080085void tegra_fc_ccplex_pgexit_lock(void);
86void tegra_fc_ccplex_pgexit_unlock(void);
Varun Wadekarb316e242015-05-19 16:48:04 +053087void tegra_fc_cluster_idle(uint32_t midr);
Varun Wadekarb2baa892015-08-27 10:25:29 +053088void tegra_fc_cpu_powerdn(uint32_t mpidr);
Varun Wadekarb316e242015-05-19 16:48:04 +053089void tegra_fc_cluster_powerdn(uint32_t midr);
Varun Wadekarb316e242015-05-19 16:48:04 +053090void tegra_fc_cpu_on(int cpu);
91void tegra_fc_cpu_off(int cpu);
Varun Wadekar13b4ad02018-01-26 10:05:02 -080092void tegra_fc_disable_fiq_to_ccplex_routing(void);
93void tegra_fc_enable_fiq_to_ccplex_routing(void);
Varun Wadekar90e99002018-02-14 08:38:27 -080094bool tegra_fc_is_ccx_allowed(void);
Varun Wadekarb316e242015-05-19 16:48:04 +053095void tegra_fc_lock_active_cluster(void);
Varun Wadekar13b4ad02018-01-26 10:05:02 -080096void tegra_fc_soc_powerdn(uint32_t midr);
Varun Wadekarb316e242015-05-19 16:48:04 +053097
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +000098#endif /* FLOWCTRL_H */