Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 1 | /* |
Soby Mathew | 7a3b5eb | 2016-12-09 15:23:08 +0000 | [diff] [blame] | 2 | * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 7 | #include <arch_helpers.h> |
Soby Mathew | feac8fc | 2015-09-29 15:47:16 +0100 | [diff] [blame] | 8 | #include <assert.h> |
Soby Mathew | 61e8d0b | 2015-10-12 17:32:29 +0100 | [diff] [blame] | 9 | #include <cassert.h> |
Soby Mathew | feac8fc | 2015-09-29 15:47:16 +0100 | [diff] [blame] | 10 | #include <css_pm.h> |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 11 | #include <debug.h> |
| 12 | #include <errno.h> |
| 13 | #include <plat_arm.h> |
| 14 | #include <platform.h> |
| 15 | #include <platform_def.h> |
Soby Mathew | 200fffd | 2016-10-21 11:34:59 +0100 | [diff] [blame] | 16 | #include "../drivers/scp/css_scp.h" |
Soby Mathew | 12012dd | 2015-10-26 14:01:53 +0000 | [diff] [blame] | 17 | |
Soby Mathew | feac8fc | 2015-09-29 15:47:16 +0100 | [diff] [blame] | 18 | /* Allow CSS platforms to override `plat_arm_psci_pm_ops` */ |
| 19 | #pragma weak plat_arm_psci_pm_ops |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 20 | |
Soby Mathew | 7799cf7 | 2015-04-16 14:49:09 +0100 | [diff] [blame] | 21 | #if ARM_RECOM_STATE_ID_ENC |
| 22 | /* |
| 23 | * The table storing the valid idle power states. Ensure that the |
| 24 | * array entries are populated in ascending order of state-id to |
| 25 | * enable us to use binary search during power state validation. |
| 26 | * The table must be terminated by a NULL entry. |
| 27 | */ |
| 28 | const unsigned int arm_pm_idle_states[] = { |
Soby Mathew | a869de1 | 2015-05-08 10:18:59 +0100 | [diff] [blame] | 29 | /* State-id - 0x001 */ |
| 30 | arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN, |
| 31 | ARM_LOCAL_STATE_RET, ARM_PWR_LVL0, PSTATE_TYPE_STANDBY), |
| 32 | /* State-id - 0x002 */ |
| 33 | arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN, |
| 34 | ARM_LOCAL_STATE_OFF, ARM_PWR_LVL0, PSTATE_TYPE_POWERDOWN), |
| 35 | /* State-id - 0x022 */ |
| 36 | arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_OFF, |
| 37 | ARM_LOCAL_STATE_OFF, ARM_PWR_LVL1, PSTATE_TYPE_POWERDOWN), |
| 38 | #if PLAT_MAX_PWR_LVL > ARM_PWR_LVL1 |
| 39 | /* State-id - 0x222 */ |
| 40 | arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF, |
| 41 | ARM_LOCAL_STATE_OFF, ARM_PWR_LVL2, PSTATE_TYPE_POWERDOWN), |
| 42 | #endif |
Soby Mathew | 7799cf7 | 2015-04-16 14:49:09 +0100 | [diff] [blame] | 43 | 0, |
| 44 | }; |
Soby Mathew | a869de1 | 2015-05-08 10:18:59 +0100 | [diff] [blame] | 45 | #endif /* __ARM_RECOM_STATE_ID_ENC__ */ |
Soby Mathew | 7799cf7 | 2015-04-16 14:49:09 +0100 | [diff] [blame] | 46 | |
Soby Mathew | 61e8d0b | 2015-10-12 17:32:29 +0100 | [diff] [blame] | 47 | /* |
| 48 | * All the power management helpers in this file assume at least cluster power |
| 49 | * level is supported. |
| 50 | */ |
| 51 | CASSERT(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL1, |
| 52 | assert_max_pwr_lvl_supported_mismatch); |
| 53 | |
Soby Mathew | 7a3b5eb | 2016-12-09 15:23:08 +0000 | [diff] [blame] | 54 | /* |
| 55 | * Ensure that the PLAT_MAX_PWR_LVL is not greater than CSS_SYSTEM_PWR_DMN_LVL |
| 56 | * assumed by the CSS layer. |
| 57 | */ |
| 58 | CASSERT(PLAT_MAX_PWR_LVL <= CSS_SYSTEM_PWR_DMN_LVL, |
| 59 | assert_max_pwr_lvl_higher_than_css_sys_lvl); |
| 60 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 61 | /******************************************************************************* |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 62 | * Handler called when a power domain is about to be turned on. The |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 63 | * level and mpidr determine the affinity instance. |
| 64 | ******************************************************************************/ |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 65 | int css_pwr_domain_on(u_register_t mpidr) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 66 | { |
Soby Mathew | 200fffd | 2016-10-21 11:34:59 +0100 | [diff] [blame] | 67 | css_scp_on(mpidr); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 68 | |
| 69 | return PSCI_E_SUCCESS; |
| 70 | } |
| 71 | |
Soby Mathew | 12012dd | 2015-10-26 14:01:53 +0000 | [diff] [blame] | 72 | static void css_pwr_domain_on_finisher_common( |
| 73 | const psci_power_state_t *target_state) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 74 | { |
Soby Mathew | 12012dd | 2015-10-26 14:01:53 +0000 | [diff] [blame] | 75 | assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF); |
Soby Mathew | 61e8d0b | 2015-10-12 17:32:29 +0100 | [diff] [blame] | 76 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 77 | /* |
| 78 | * Perform the common cluster specific operations i.e enable coherency |
| 79 | * if this cluster was off. |
| 80 | */ |
Soby Mathew | 12012dd | 2015-10-26 14:01:53 +0000 | [diff] [blame] | 81 | if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF) |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 82 | plat_arm_interconnect_enter_coherency(); |
Soby Mathew | 12012dd | 2015-10-26 14:01:53 +0000 | [diff] [blame] | 83 | } |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 84 | |
Soby Mathew | 12012dd | 2015-10-26 14:01:53 +0000 | [diff] [blame] | 85 | /******************************************************************************* |
| 86 | * Handler called when a power level has just been powered on after |
| 87 | * being turned off earlier. The target_state encodes the low power state that |
| 88 | * each level has woken up from. This handler would never be invoked with |
| 89 | * the system power domain uninitialized as either the primary would have taken |
| 90 | * care of it as part of cold boot or the first core awakened from system |
| 91 | * suspend would have already initialized it. |
| 92 | ******************************************************************************/ |
| 93 | void css_pwr_domain_on_finish(const psci_power_state_t *target_state) |
| 94 | { |
| 95 | /* Assert that the system power domain need not be initialized */ |
| 96 | assert(CSS_SYSTEM_PWR_STATE(target_state) == ARM_LOCAL_STATE_RUN); |
Soby Mathew | 61e8d0b | 2015-10-12 17:32:29 +0100 | [diff] [blame] | 97 | |
Soby Mathew | 12012dd | 2015-10-26 14:01:53 +0000 | [diff] [blame] | 98 | css_pwr_domain_on_finisher_common(target_state); |
Soby Mathew | 61e8d0b | 2015-10-12 17:32:29 +0100 | [diff] [blame] | 99 | |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 100 | /* Program the gic per-cpu distributor or re-distributor interface */ |
| 101 | plat_arm_gic_pcpu_init(); |
| 102 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 103 | /* Enable the gic cpu interface */ |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 104 | plat_arm_gic_cpuif_enable(); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 105 | } |
| 106 | |
| 107 | /******************************************************************************* |
| 108 | * Common function called while turning a cpu off or suspending it. It is called |
| 109 | * from css_off() or css_suspend() when these functions in turn are called for |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 110 | * power domain at the highest power level which will be powered down. It |
| 111 | * performs the actions common to the OFF and SUSPEND calls. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 112 | ******************************************************************************/ |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 113 | static void css_power_down_common(const psci_power_state_t *target_state) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 114 | { |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 115 | /* Prevent interrupts from spuriously waking up this cpu */ |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 116 | plat_arm_gic_cpuif_disable(); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 117 | |
| 118 | /* Cluster is to be turned off, so disable coherency */ |
Soby Mathew | 200fffd | 2016-10-21 11:34:59 +0100 | [diff] [blame] | 119 | if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF) |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 120 | plat_arm_interconnect_exit_coherency(); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 121 | } |
| 122 | |
| 123 | /******************************************************************************* |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 124 | * Handler called when a power domain is about to be turned off. The |
| 125 | * target_state encodes the power state that each level should transition to. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 126 | ******************************************************************************/ |
Soby Mathew | feac8fc | 2015-09-29 15:47:16 +0100 | [diff] [blame] | 127 | void css_pwr_domain_off(const psci_power_state_t *target_state) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 128 | { |
Soby Mathew | 12012dd | 2015-10-26 14:01:53 +0000 | [diff] [blame] | 129 | assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF); |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 130 | css_power_down_common(target_state); |
Soby Mathew | 200fffd | 2016-10-21 11:34:59 +0100 | [diff] [blame] | 131 | css_scp_off(target_state); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 132 | } |
| 133 | |
| 134 | /******************************************************************************* |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 135 | * Handler called when a power domain is about to be suspended. The |
| 136 | * target_state encodes the power state that each level should transition to. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 137 | ******************************************************************************/ |
Soby Mathew | feac8fc | 2015-09-29 15:47:16 +0100 | [diff] [blame] | 138 | void css_pwr_domain_suspend(const psci_power_state_t *target_state) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 139 | { |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 140 | /* |
Soby Mathew | 12012dd | 2015-10-26 14:01:53 +0000 | [diff] [blame] | 141 | * CSS currently supports retention only at cpu level. Just return |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 142 | * as nothing is to be done for retention. |
| 143 | */ |
Soby Mathew | 12012dd | 2015-10-26 14:01:53 +0000 | [diff] [blame] | 144 | if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 145 | return; |
| 146 | |
Soby Mathew | 12012dd | 2015-10-26 14:01:53 +0000 | [diff] [blame] | 147 | assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF); |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 148 | css_power_down_common(target_state); |
Soby Mathew | 200fffd | 2016-10-21 11:34:59 +0100 | [diff] [blame] | 149 | css_scp_suspend(target_state); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 150 | } |
| 151 | |
| 152 | /******************************************************************************* |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 153 | * Handler called when a power domain has just been powered on after |
| 154 | * having been suspended earlier. The target_state encodes the low power state |
| 155 | * that each level has woken up from. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 156 | * TODO: At the moment we reuse the on finisher and reinitialize the secure |
| 157 | * context. Need to implement a separate suspend finisher. |
| 158 | ******************************************************************************/ |
Soby Mathew | feac8fc | 2015-09-29 15:47:16 +0100 | [diff] [blame] | 159 | void css_pwr_domain_suspend_finish( |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 160 | const psci_power_state_t *target_state) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 161 | { |
Soby Mathew | 12012dd | 2015-10-26 14:01:53 +0000 | [diff] [blame] | 162 | /* Return as nothing is to be done on waking up from retention. */ |
| 163 | if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET) |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 164 | return; |
| 165 | |
Soby Mathew | 12012dd | 2015-10-26 14:01:53 +0000 | [diff] [blame] | 166 | /* Perform system domain restore if woken up from system suspend */ |
| 167 | if (CSS_SYSTEM_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF) |
| 168 | arm_system_pwr_domain_resume(); |
| 169 | else |
| 170 | /* Enable the gic cpu interface */ |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 171 | plat_arm_gic_cpuif_enable(); |
Soby Mathew | 12012dd | 2015-10-26 14:01:53 +0000 | [diff] [blame] | 172 | |
| 173 | css_pwr_domain_on_finisher_common(target_state); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 174 | } |
| 175 | |
| 176 | /******************************************************************************* |
| 177 | * Handlers to shutdown/reboot the system |
| 178 | ******************************************************************************/ |
Soby Mathew | feac8fc | 2015-09-29 15:47:16 +0100 | [diff] [blame] | 179 | void __dead2 css_system_off(void) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 180 | { |
Soby Mathew | 200fffd | 2016-10-21 11:34:59 +0100 | [diff] [blame] | 181 | css_scp_sys_shutdown(); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 182 | } |
| 183 | |
Soby Mathew | feac8fc | 2015-09-29 15:47:16 +0100 | [diff] [blame] | 184 | void __dead2 css_system_reset(void) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 185 | { |
Soby Mathew | 200fffd | 2016-10-21 11:34:59 +0100 | [diff] [blame] | 186 | css_scp_sys_reboot(); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 187 | } |
| 188 | |
| 189 | /******************************************************************************* |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 190 | * Handler called when the CPU power domain is about to enter standby. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 191 | ******************************************************************************/ |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 192 | void css_cpu_standby(plat_local_state_t cpu_state) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 193 | { |
| 194 | unsigned int scr; |
| 195 | |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 196 | assert(cpu_state == ARM_LOCAL_STATE_RET); |
| 197 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 198 | scr = read_scr_el3(); |
David Wang | c1d9cfb | 2016-06-07 09:22:40 +0800 | [diff] [blame] | 199 | /* |
| 200 | * Enable the Non secure interrupt to wake the CPU. |
| 201 | * In GICv3 affinity routing mode, the non secure group1 interrupts use |
| 202 | * the PhysicalFIQ at EL3 whereas in GICv2, it uses the PhysicalIRQ. |
| 203 | * Enabling both the bits works for both GICv2 mode and GICv3 affinity |
| 204 | * routing mode. |
| 205 | */ |
| 206 | write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 207 | isb(); |
| 208 | dsb(); |
| 209 | wfi(); |
| 210 | |
| 211 | /* |
| 212 | * Restore SCR to the original value, synchronisation of scr_el3 is |
| 213 | * done by eret while el3_exit to save some execution cycles. |
| 214 | */ |
| 215 | write_scr_el3(scr); |
| 216 | } |
| 217 | |
| 218 | /******************************************************************************* |
Soby Mathew | 61e8d0b | 2015-10-12 17:32:29 +0100 | [diff] [blame] | 219 | * Handler called to return the 'req_state' for system suspend. |
| 220 | ******************************************************************************/ |
| 221 | void css_get_sys_suspend_power_state(psci_power_state_t *req_state) |
| 222 | { |
| 223 | unsigned int i; |
| 224 | |
| 225 | /* |
| 226 | * System Suspend is supported only if the system power domain node |
| 227 | * is implemented. |
| 228 | */ |
Soby Mathew | 7a3b5eb | 2016-12-09 15:23:08 +0000 | [diff] [blame] | 229 | assert(PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL); |
Soby Mathew | 61e8d0b | 2015-10-12 17:32:29 +0100 | [diff] [blame] | 230 | |
| 231 | for (i = ARM_PWR_LVL0; i <= PLAT_MAX_PWR_LVL; i++) |
| 232 | req_state->pwr_domain_state[i] = ARM_LOCAL_STATE_OFF; |
| 233 | } |
| 234 | |
| 235 | /******************************************************************************* |
Jeenu Viswambharan | 9cc4fc0 | 2016-08-04 09:43:15 +0100 | [diff] [blame] | 236 | * Handler to query CPU/cluster power states from SCP |
| 237 | ******************************************************************************/ |
| 238 | int css_node_hw_state(u_register_t mpidr, unsigned int power_level) |
| 239 | { |
Soby Mathew | 200fffd | 2016-10-21 11:34:59 +0100 | [diff] [blame] | 240 | return css_scp_get_power_state(mpidr, power_level); |
Jeenu Viswambharan | 9cc4fc0 | 2016-08-04 09:43:15 +0100 | [diff] [blame] | 241 | } |
| 242 | |
Soby Mathew | 7a3b5eb | 2016-12-09 15:23:08 +0000 | [diff] [blame] | 243 | /* |
| 244 | * The system power domain suspend is only supported only via |
| 245 | * PSCI SYSTEM_SUSPEND API. PSCI CPU_SUSPEND request to system power domain |
| 246 | * will be downgraded to the lower level. |
| 247 | */ |
| 248 | static int css_validate_power_state(unsigned int power_state, |
| 249 | psci_power_state_t *req_state) |
| 250 | { |
| 251 | int rc; |
| 252 | rc = arm_validate_power_state(power_state, req_state); |
| 253 | |
| 254 | /* |
| 255 | * Ensure that the system power domain level is never suspended |
| 256 | * via PSCI CPU SUSPEND API. Currently system suspend is only |
| 257 | * supported via PSCI SYSTEM SUSPEND API. |
| 258 | */ |
| 259 | req_state->pwr_domain_state[CSS_SYSTEM_PWR_DMN_LVL] = ARM_LOCAL_STATE_RUN; |
| 260 | return rc; |
| 261 | } |
| 262 | |
| 263 | /* |
| 264 | * Custom `translate_power_state_by_mpidr` handler for CSS. Unlike in the |
| 265 | * `css_validate_power_state`, we do not downgrade the system power |
| 266 | * domain level request in `power_state` as it will be used to query the |
| 267 | * PSCI_STAT_COUNT/RESIDENCY at the system power domain level. |
| 268 | */ |
| 269 | static int css_translate_power_state_by_mpidr(u_register_t mpidr, |
| 270 | unsigned int power_state, |
| 271 | psci_power_state_t *output_state) |
| 272 | { |
| 273 | return arm_validate_power_state(power_state, output_state); |
| 274 | } |
| 275 | |
Jeenu Viswambharan | 9cc4fc0 | 2016-08-04 09:43:15 +0100 | [diff] [blame] | 276 | /******************************************************************************* |
Soby Mathew | feac8fc | 2015-09-29 15:47:16 +0100 | [diff] [blame] | 277 | * Export the platform handlers via plat_arm_psci_pm_ops. The ARM Standard |
| 278 | * platform will take care of registering the handlers with PSCI. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 279 | ******************************************************************************/ |
Soby Mathew | 0b4c5a3 | 2016-10-21 17:51:22 +0100 | [diff] [blame] | 280 | plat_psci_ops_t plat_arm_psci_pm_ops = { |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 281 | .pwr_domain_on = css_pwr_domain_on, |
| 282 | .pwr_domain_on_finish = css_pwr_domain_on_finish, |
| 283 | .pwr_domain_off = css_pwr_domain_off, |
| 284 | .cpu_standby = css_cpu_standby, |
| 285 | .pwr_domain_suspend = css_pwr_domain_suspend, |
| 286 | .pwr_domain_suspend_finish = css_pwr_domain_suspend_finish, |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 287 | .system_off = css_system_off, |
| 288 | .system_reset = css_system_reset, |
Soby Mathew | 7a3b5eb | 2016-12-09 15:23:08 +0000 | [diff] [blame] | 289 | .validate_power_state = css_validate_power_state, |
Jeenu Viswambharan | 9cc4fc0 | 2016-08-04 09:43:15 +0100 | [diff] [blame] | 290 | .validate_ns_entrypoint = arm_validate_ns_entrypoint, |
Soby Mathew | 7a3b5eb | 2016-12-09 15:23:08 +0000 | [diff] [blame] | 291 | .translate_power_state_by_mpidr = css_translate_power_state_by_mpidr, |
| 292 | .get_node_hw_state = css_node_hw_state, |
Roberto Vargas | a1c16b6 | 2017-08-03 09:16:43 +0100 | [diff] [blame] | 293 | .get_sys_suspend_power_state = css_get_sys_suspend_power_state, |
| 294 | /* |
| 295 | * mem_protect is not supported in RESET_TO_BL31 and RESET_TO_SP_MIN, |
| 296 | * as that would require mapping in all of NS DRAM into BL31 or BL32. |
| 297 | */ |
| 298 | #if defined(PLAT_ARM_MEM_PROT_ADDR) && !RESET_TO_BL31 && !RESET_TO_SP_MIN |
| 299 | .mem_protect_chk = arm_psci_mem_protect_chk, |
| 300 | .read_mem_protect = arm_psci_read_mem_protect, |
| 301 | .write_mem_protect = arm_nor_psci_write_mem_protect, |
| 302 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 303 | }; |