blob: f3ab70614a8626f34edd0a6f473041b971a8b515 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Douglas Raillard21362a92016-12-02 13:51:54 +00002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handleyed6ff952014-05-14 17:44:19 +01007#include <platform_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +01008
9OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
10OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
Jeenu Viswambharan2a30a752014-03-11 11:06:45 +000011ENTRY(bl2_entrypoint)
Achin Gupta4f6ad662013-10-25 09:08:21 +010012
13MEMORY {
Juan Castillofd8c0772014-09-16 10:40:35 +010014 RAM (rwx): ORIGIN = BL2_BASE, LENGTH = BL2_LIMIT - BL2_BASE
Achin Gupta4f6ad662013-10-25 09:08:21 +010015}
16
17
18SECTIONS
19{
20 . = BL2_BASE;
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000021 ASSERT(. == ALIGN(4096),
22 "BL2_BASE address is not aligned on a page boundary.")
Achin Gupta4f6ad662013-10-25 09:08:21 +010023
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010024#if SEPARATE_CODE_AND_RODATA
25 .text . : {
26 __TEXT_START__ = .;
27 *bl2_entrypoint.o(.text*)
28 *(.text*)
29 *(.vectors)
30 . = NEXT(4096);
31 __TEXT_END__ = .;
32 } >RAM
33
34 .rodata . : {
35 __RODATA_START__ = .;
36 *(.rodata*)
37
38 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
39 . = ALIGN(8);
40 __PARSER_LIB_DESCS_START__ = .;
41 KEEP(*(.img_parser_lib_descs))
42 __PARSER_LIB_DESCS_END__ = .;
43
44 . = NEXT(4096);
45 __RODATA_END__ = .;
46 } >RAM
47#else
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000048 ro . : {
49 __RO_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000050 *bl2_entrypoint.o(.text*)
51 *(.text*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000052 *(.rodata*)
Juan Castillo8e55d932015-04-02 09:48:16 +010053
54 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
55 . = ALIGN(8);
56 __PARSER_LIB_DESCS_START__ = .;
57 KEEP(*(.img_parser_lib_descs))
58 __PARSER_LIB_DESCS_END__ = .;
59
Achin Guptab739f222014-01-18 16:50:09 +000060 *(.vectors)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000061 __RO_END_UNALIGNED__ = .;
62 /*
63 * Memory page(s) mapped to this section will be marked as
64 * read-only, executable. No RW data from the next section must
65 * creep in. Ensure the rest of the current memory page is unused.
66 */
67 . = NEXT(4096);
68 __RO_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +010069 } >RAM
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010070#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +010071
Achin Guptae9c4a642015-09-11 16:03:13 +010072 /*
73 * Define a linker symbol to mark start of the RW memory area for this
74 * image.
75 */
76 __RW_START__ = . ;
77
Douglas Raillard306593d2017-02-24 18:14:15 +000078 /*
79 * .data must be placed at a lower address than the stacks if the stack
80 * protector is enabled. Alternatively, the .data.stack_protector_canary
81 * section can be placed independently of the main .data section.
82 */
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000083 .data . : {
84 __DATA_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000085 *(.data*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000086 __DATA_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +010087 } >RAM
88
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000089 stacks (NOLOAD) : {
90 __STACKS_START__ = .;
91 *(tzfw_normal_stacks)
92 __STACKS_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +010093 } >RAM
94
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000095 /*
96 * The .bss section gets initialised to 0 at runtime.
Douglas Raillard21362a92016-12-02 13:51:54 +000097 * Its base address should be 16-byte aligned for better performance of the
98 * zero-initialization code.
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000099 */
100 .bss : ALIGN(16) {
101 __BSS_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +0000102 *(SORT_BY_ALIGNMENT(.bss*))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100103 *(COMMON)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000104 __BSS_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100105 } >RAM
106
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000107 /*
Jeenu Viswambharan97cc9ee2014-02-24 15:20:28 +0000108 * The xlat_table section is for full, aligned page tables (4K).
Achin Guptaa0cd9892014-02-09 13:30:38 +0000109 * Removing them from .bss avoids forcing 4K alignment on
110 * the .bss section and eliminates the unecessary zero init
111 */
112 xlat_table (NOLOAD) : {
113 *(xlat_table)
114 } >RAM
115
Soby Mathew2ae20432015-01-08 18:02:44 +0000116#if USE_COHERENT_MEM
Achin Guptaa0cd9892014-02-09 13:30:38 +0000117 /*
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000118 * The base address of the coherent memory section must be page-aligned (4K)
119 * to guarantee that the coherent data are stored on their own pages and
120 * are not mixed with normal data. This is required to set up the correct
121 * memory attributes for the coherent data page tables.
122 */
123 coherent_ram (NOLOAD) : ALIGN(4096) {
124 __COHERENT_RAM_START__ = .;
125 *(tzfw_coherent_mem)
126 __COHERENT_RAM_END_UNALIGNED__ = .;
127 /*
128 * Memory page(s) mapped to this section will be marked
129 * as device memory. No other unexpected data must creep in.
130 * Ensure the rest of the current memory page is unused.
131 */
132 . = NEXT(4096);
133 __COHERENT_RAM_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134 } >RAM
Soby Mathew2ae20432015-01-08 18:02:44 +0000135#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100136
Achin Guptae9c4a642015-09-11 16:03:13 +0100137 /*
138 * Define a linker symbol to mark end of the RW memory area for this
139 * image.
140 */
141 __RW_END__ = .;
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000142 __BL2_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100143
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000144 __BSS_SIZE__ = SIZEOF(.bss);
Soby Mathew2ae20432015-01-08 18:02:44 +0000145
146#if USE_COHERENT_MEM
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000147 __COHERENT_RAM_UNALIGNED_SIZE__ =
148 __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
Soby Mathew2ae20432015-01-08 18:02:44 +0000149#endif
Sandrine Bailleux6c8b3592014-05-22 15:28:26 +0100150
151 ASSERT(. <= BL2_LIMIT, "BL2 image has exceeded its limit.")
Achin Gupta4f6ad662013-10-25 09:08:21 +0100152}