Michal Simek | b9ae59f | 2022-08-31 13:05:57 +0200 | [diff] [blame] | 1 | Xilinx Versal NET |
| 2 | ================= |
| 3 | |
| 4 | Trusted Firmware-A implements the EL3 firmware layer for Xilinx Versal NET. |
| 5 | The platform only uses the runtime part of TF-A as Xilinx Versal NET already |
| 6 | has a BootROM (BL1) and PMC FW (BL2). |
| 7 | |
| 8 | BL31 is TF-A. |
| 9 | BL32 is an optional Secure Payload. |
| 10 | BL33 is the non-secure world software (U-Boot, Linux etc). |
| 11 | |
| 12 | To build: |
| 13 | ```bash |
| 14 | make RESET_TO_BL31=1 CROSS_COMPILE=aarch64-none-elf- PLAT=versal_net bl31 |
| 15 | ``` |
| 16 | |
Prasad Kummari | 1ad2016 | 2023-10-29 13:47:02 +0530 | [diff] [blame] | 17 | To build bl32 TSP you have to rebuild bl31 too |
| 18 | ```bash |
| 19 | make CROSS_COMPILE=aarch64-none-elf- PLAT=versal_net SPD=tspd RESET_TO_BL31=1 bl31 bl32 |
| 20 | ``` |
| 21 | |
Akshay Belsare | 50a2968 | 2023-01-18 15:54:12 +0530 | [diff] [blame] | 22 | To build TF-A for JTAG DCC console: |
| 23 | ```bash |
| 24 | make RESET_TO_BL31=1 CROSS_COMPILE=aarch64-none-elf- PLAT=versal_net VERSAL_NET_CONSOLE=dcc bl31 |
| 25 | ``` |
| 26 | |
Michal Simek | b9ae59f | 2022-08-31 13:05:57 +0200 | [diff] [blame] | 27 | Xilinx Versal NET platform specific build options |
| 28 | ------------------------------------------------- |
| 29 | |
| 30 | * `VERSAL_NET_ATF_MEM_BASE`: Specifies the base address of the bl31 binary. |
| 31 | * `VERSAL_NET_ATF_MEM_SIZE`: Specifies the size of the memory region of the bl31 binary. |
| 32 | * `VERSAL_NET_BL32_MEM_BASE`: Specifies the base address of the bl32 binary. |
| 33 | * `VERSAL_NET_BL32_MEM_SIZE`: Specifies the size of the memory region of the bl32 binary. |
| 34 | |
| 35 | * `VERSAL_NET_CONSOLE`: Select the console driver. Options: |
Akshay Belsare | 50a2968 | 2023-01-18 15:54:12 +0530 | [diff] [blame] | 36 | - `pl011`, `pl011_0`: ARM pl011 UART 0 (default) |
Michal Simek | b9ae59f | 2022-08-31 13:05:57 +0200 | [diff] [blame] | 37 | - `pl011_1` : ARM pl011 UART 1 |
Akshay Belsare | 50a2968 | 2023-01-18 15:54:12 +0530 | [diff] [blame] | 38 | - `dcc` : JTAG Debug Communication Channel(DCC) |
Michal Simek | b9ae59f | 2022-08-31 13:05:57 +0200 | [diff] [blame] | 39 | |
| 40 | * `TFA_NO_PM` : Platform Management support. |
| 41 | - 0 : Enable Platform Management (Default) |
| 42 | - 1 : Disable Platform Management |
Jay Buddhabhatti | 1dfe497 | 2023-04-25 04:34:51 -0700 | [diff] [blame] | 43 | |
| 44 | * `CPU_PWRDWN_SGI`: Select the SGI for triggering CPU power down request to |
| 45 | secondary cores on receiving power down callback from |
| 46 | firmware. Options: |
| 47 | |
| 48 | - `0` : SGI 0 |
| 49 | - `1` : SGI 1 |
| 50 | - `2` : SGI 2 |
| 51 | - `3` : SGI 3 |
| 52 | - `4` : SGI 4 |
| 53 | - `5` : SGI 5 |
| 54 | - `6` : SGI 6 (Default) |
| 55 | - `7` : SGI 7 |