blob: c8e529d4f4467369916df537ee583f721b40214a [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handleye83b0ca2014-01-14 18:17:09 +00002 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Dan Handley2bd4ef22014-04-09 13:14:54 +010031#include <arch.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010032#include <arch_helpers.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010033#include <assert.h>
34#include <bl_common.h>
Dan Handley714a0d22014-04-09 13:13:04 +010035#include <debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010036#include <mmio.h>
Jon Medhurstb1eb0932014-02-26 16:27:53 +000037#include <platform.h>
38#include <xlat_tables.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010039
Achin Gupta4f6ad662013-10-25 09:08:21 +010040/*******************************************************************************
41 * This array holds the characteristics of the differences between the three
42 * FVP platforms (Base, A53_A57 & Foundation). It will be populated during cold
43 * boot at each boot stage by the primary before enabling the MMU (to allow cci
44 * configuration) & used thereafter. Each BL will have its own copy to allow
45 * independent operation.
46 ******************************************************************************/
47static unsigned long platform_config[CONFIG_LIMIT];
48
49/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010050 * Enable the MMU assuming that the pagetables have already been created
51 *******************************************************************************/
52void enable_mmu()
53{
54 unsigned long mair, tcr, ttbr, sctlr;
55 unsigned long current_el = read_current_el();
56
57 /* Set the attributes in the right indices of the MAIR */
58 mair = MAIR_ATTR_SET(ATTR_DEVICE, ATTR_DEVICE_INDEX);
59 mair |= MAIR_ATTR_SET(ATTR_IWBWA_OWBWA_NTR,
60 ATTR_IWBWA_OWBWA_NTR_INDEX);
Achin Gupta4f6ad662013-10-25 09:08:21 +010061
62 /*
63 * Set TCR bits as well. Inner & outer WBWA & shareable + T0SZ = 32
64 */
65 tcr = TCR_SH_INNER_SHAREABLE | TCR_RGN_OUTER_WBA |
66 TCR_RGN_INNER_WBA | TCR_T0SZ_4GB;
Vikram Kanigiri78a6e0c2014-03-11 17:41:00 +000067
68 /* Set TTBR bits as well */
69 ttbr = (unsigned long) l1_xlation_table;
70
Achin Gupta4f6ad662013-10-25 09:08:21 +010071 if (GET_EL(current_el) == MODE_EL3) {
Vikram Kanigiri78a6e0c2014-03-11 17:41:00 +000072 write_mair_el3(mair);
Achin Gupta4f6ad662013-10-25 09:08:21 +010073 tcr |= TCR_EL3_RES1;
Sandrine Bailleux295538b2013-11-15 14:46:44 +000074 /* Invalidate EL3 TLBs */
Achin Gupta4f6ad662013-10-25 09:08:21 +010075 tlbialle3();
Vikram Kanigiri78a6e0c2014-03-11 17:41:00 +000076
77 write_tcr_el3(tcr);
78 write_ttbr0_el3(ttbr);
79
80 sctlr = read_sctlr_el3();
81 sctlr |= SCTLR_WXN_BIT | SCTLR_M_BIT | SCTLR_I_BIT;
82 sctlr |= SCTLR_A_BIT | SCTLR_C_BIT;
83 write_sctlr_el3(sctlr);
Achin Gupta4f6ad662013-10-25 09:08:21 +010084 } else {
Vikram Kanigiri78a6e0c2014-03-11 17:41:00 +000085
86 write_mair_el1(mair);
Achin Gupta4f6ad662013-10-25 09:08:21 +010087 /* Invalidate EL1 TLBs */
88 tlbivmalle1();
Achin Gupta4f6ad662013-10-25 09:08:21 +010089
Vikram Kanigiri78a6e0c2014-03-11 17:41:00 +000090 write_tcr_el1(tcr);
91 write_ttbr0_el1(ttbr);
Achin Gupta4f6ad662013-10-25 09:08:21 +010092
Vikram Kanigiri78a6e0c2014-03-11 17:41:00 +000093 sctlr = read_sctlr_el1();
94 sctlr |= SCTLR_WXN_BIT | SCTLR_M_BIT | SCTLR_I_BIT;
95 sctlr |= SCTLR_A_BIT | SCTLR_C_BIT;
96 write_sctlr_el1(sctlr);
97 }
Achin Gupta4f6ad662013-10-25 09:08:21 +010098
99 return;
100}
101
102void disable_mmu(void)
103{
Vikram Kanigirica0aeb72014-03-20 12:23:21 +0000104 unsigned long sctlr;
Vikram Kanigiri78a6e0c2014-03-11 17:41:00 +0000105 unsigned long current_el = read_current_el();
Vikram Kanigirica0aeb72014-03-20 12:23:21 +0000106
Vikram Kanigiri78a6e0c2014-03-11 17:41:00 +0000107 if (GET_EL(current_el) == MODE_EL3) {
108 sctlr = read_sctlr_el3();
109 sctlr = sctlr & ~(SCTLR_M_BIT | SCTLR_C_BIT);
110 write_sctlr_el3(sctlr);
111 } else {
112 sctlr = read_sctlr_el1();
113 sctlr = sctlr & ~(SCTLR_M_BIT | SCTLR_C_BIT);
114 write_sctlr_el1(sctlr);
115 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100116
Achin Gupta4f6ad662013-10-25 09:08:21 +0100117 /* Flush the caches */
118 dcsw_op_all(DCCISW);
119
120 return;
121}
122
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000123/*
124 * Table of regions to map using the MMU.
125 * This doesn't include TZRAM as the 'mem_layout' argument passed to to
126 * configure_mmu() will give the available subset of that,
127 */
Dan Handleye2712bc2014-04-10 15:37:22 +0100128const mmap_region_t fvp_mmap[] = {
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000129 { TZROM_BASE, TZROM_SIZE, MT_MEMORY | MT_RO | MT_SECURE },
130 { TZDRAM_BASE, TZDRAM_SIZE, MT_MEMORY | MT_RW | MT_SECURE },
131 { FLASH0_BASE, FLASH0_SIZE, MT_MEMORY | MT_RO | MT_SECURE },
132 { FLASH1_BASE, FLASH1_SIZE, MT_MEMORY | MT_RO | MT_SECURE },
133 { VRAM_BASE, VRAM_SIZE, MT_MEMORY | MT_RW | MT_SECURE },
134 { DEVICE0_BASE, DEVICE0_SIZE, MT_DEVICE | MT_RW | MT_SECURE },
135 { NSRAM_BASE, NSRAM_SIZE, MT_MEMORY | MT_RW | MT_NS },
136 { DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_SECURE },
137 /* 2nd GB as device for now...*/
138 { 0x40000000, 0x40000000, MT_DEVICE | MT_RW | MT_SECURE },
139 { DRAM_BASE, DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS },
140 {0}
141};
142
Achin Gupta4f6ad662013-10-25 09:08:21 +0100143/*******************************************************************************
144 * Setup the pagetables as per the platform memory map & initialize the mmu
145 *******************************************************************************/
Dan Handleye2712bc2014-04-10 15:37:22 +0100146void configure_mmu(meminfo_t *mem_layout,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100147 unsigned long ro_start,
148 unsigned long ro_limit,
149 unsigned long coh_start,
150 unsigned long coh_limit)
151{
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000152 mmap_add_region(mem_layout->total_base, mem_layout->total_size,
153 MT_MEMORY | MT_RW | MT_SECURE);
154 mmap_add_region(ro_start, ro_limit - ro_start,
155 MT_MEMORY | MT_RO | MT_SECURE);
156 mmap_add_region(coh_start, coh_limit - coh_start,
157 MT_DEVICE | MT_RW | MT_SECURE);
158
Dan Handley43f56792014-04-15 10:38:02 +0100159 mmap_add(fvp_mmap);
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000160
161 init_xlat_tables();
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000162
Achin Gupta4f6ad662013-10-25 09:08:21 +0100163 enable_mmu();
164 return;
165}
166
167/* Simple routine which returns a configuration variable value */
168unsigned long platform_get_cfgvar(unsigned int var_id)
169{
170 assert(var_id < CONFIG_LIMIT);
171 return platform_config[var_id];
172}
173
174/*******************************************************************************
175 * A single boot loader stack is expected to work on both the Foundation FVP
176 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
177 * SYS_ID register provides a mechanism for detecting the differences between
178 * these platforms. This information is stored in a per-BL array to allow the
179 * code to take the correct path.Per BL platform configuration.
180 ******************************************************************************/
181int platform_config_setup(void)
182{
183 unsigned int rev, hbi, bld, arch, sys_id, midr_pn;
184
185 sys_id = mmio_read_32(VE_SYSREGS_BASE + V2M_SYS_ID);
186 rev = (sys_id >> SYS_ID_REV_SHIFT) & SYS_ID_REV_MASK;
187 hbi = (sys_id >> SYS_ID_HBI_SHIFT) & SYS_ID_HBI_MASK;
188 bld = (sys_id >> SYS_ID_BLD_SHIFT) & SYS_ID_BLD_MASK;
189 arch = (sys_id >> SYS_ID_ARCH_SHIFT) & SYS_ID_ARCH_MASK;
190
James Morrissey40a6f642014-02-10 14:24:36 +0000191 if ((rev != REV_FVP) || (arch != ARCH_MODEL))
192 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100193
194 /*
195 * The build field in the SYS_ID tells which variant of the GIC
196 * memory is implemented by the model.
197 */
198 switch (bld) {
199 case BLD_GIC_VE_MMAP:
200 platform_config[CONFIG_GICD_ADDR] = VE_GICD_BASE;
201 platform_config[CONFIG_GICC_ADDR] = VE_GICC_BASE;
202 platform_config[CONFIG_GICH_ADDR] = VE_GICH_BASE;
203 platform_config[CONFIG_GICV_ADDR] = VE_GICV_BASE;
204 break;
205 case BLD_GIC_A53A57_MMAP:
206 platform_config[CONFIG_GICD_ADDR] = BASE_GICD_BASE;
207 platform_config[CONFIG_GICC_ADDR] = BASE_GICC_BASE;
208 platform_config[CONFIG_GICH_ADDR] = BASE_GICH_BASE;
209 platform_config[CONFIG_GICV_ADDR] = BASE_GICV_BASE;
210 break;
211 default:
212 assert(0);
213 }
214
215 /*
216 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
217 * for the Foundation FVP.
218 */
219 switch (hbi) {
220 case HBI_FOUNDATION:
221 platform_config[CONFIG_MAX_AFF0] = 4;
222 platform_config[CONFIG_MAX_AFF1] = 1;
223 platform_config[CONFIG_CPU_SETUP] = 0;
224 platform_config[CONFIG_BASE_MMAP] = 0;
Harry Liebel30affd52013-10-30 17:41:48 +0000225 platform_config[CONFIG_HAS_CCI] = 0;
Harry Liebelcef93392014-04-01 19:27:38 +0100226 platform_config[CONFIG_HAS_TZC] = 0;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100227 break;
228 case HBI_FVP_BASE:
229 midr_pn = (read_midr() >> MIDR_PN_SHIFT) & MIDR_PN_MASK;
230 if ((midr_pn == MIDR_PN_A57) || (midr_pn == MIDR_PN_A53))
231 platform_config[CONFIG_CPU_SETUP] = 1;
232 else
233 platform_config[CONFIG_CPU_SETUP] = 0;
234
235 platform_config[CONFIG_MAX_AFF0] = 4;
236 platform_config[CONFIG_MAX_AFF1] = 2;
237 platform_config[CONFIG_BASE_MMAP] = 1;
Harry Liebel30affd52013-10-30 17:41:48 +0000238 platform_config[CONFIG_HAS_CCI] = 1;
Harry Liebelcef93392014-04-01 19:27:38 +0100239 platform_config[CONFIG_HAS_TZC] = 1;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100240 break;
241 default:
242 assert(0);
243 }
244
245 return 0;
246}
247
Ian Spray84687392014-01-02 16:57:12 +0000248unsigned long plat_get_ns_image_entrypoint(void)
249{
Achin Gupta4f6ad662013-10-25 09:08:21 +0100250 return NS_IMAGE_OFFSET;
251}
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100252
253uint64_t plat_get_syscnt_freq(void)
254{
255 uint64_t counter_base_frequency;
256
257 /* Read the frequency from Frequency modes table */
258 counter_base_frequency = mmio_read_32(SYS_CNTCTL_BASE + CNTFID_OFF);
259
260 /* The first entry of the frequency modes table must not be 0 */
261 assert(counter_base_frequency != 0);
262
263 return counter_base_frequency;
264}